# UCG2882x Self-Biased High Frequency QR Flyback Converter With Integrated GaN

#### 1 Features

- Integrated 750V GaN with  $170m\Omega R_{ds(on)}$  option
- Dynamic QR/DCM/CCM modes of operation
- High power density: up to 500kHz switching frequency
- Enable low BoM cost by integration
  - Remove auxiliary winding with self bias
  - Integrated input and output voltage sensing
  - Integrated current sense
  - Integrated HV startup
  - Integrated X-cap discharge
- High efficiency and low EMI performance
  - Ultra-low standby power: <30mW</li>
  - Frequency foldback and burst mode
  - Valley locking
  - Frequency dithering
  - Switching slew rate control
- Comprehensive protection features
  - Overtemperature protection
  - Overvoltage protection
  - Short-circuit protection
  - Cycle-by-cycle current limit
  - Two-level over power protection with LPS
  - Brownin and brownout protection
  - Open feedback protection
- Flexible configurability via external resistors
  - X-cap discharge and CCM mode disable
  - Selectable switching slew rate
  - Multiple clamping frequency settings
  - Fault latch or auto-restart
  - Maximum and minimum peak current ratio
  - Dithering amplitude

# 2 Applications

- USB-PD adapter for portable electronics
- USB wall outlets and docking stations
- Industrial DIN rail power supplies
- Server aux power supplies

## 3 Description

UCG2882x is a high frequency, quasi-resonant flyback converter with built-in 750V GaN high electron mobility transistor (HEMT) with as low as  $170m\Omega$ R<sub>ds(on)</sub> for AC to DC power conversion. It is best suited for high power density applications such as cell phone fast chargers and notebook adapters. The key feature of this device is the self-bias and auxless sensing scheme which eliminates the need of the auxiliary winding and simplifies the system design with higher efficiency.

This device also features intelligent mode transition (CCM/QR/DCM) to enable high efficiency across wide power range and <30mW standby power consumption. In addition, UCG2882x includes a full list of protections such as brown-in/out protection, SCP, OVP, OPP, LPS, OFB and OTP. The cycle-bycycle current limit ensures fast response to the fault conditions to safeguard the system and improve the reliability. In a small 5×5mm package, the UCG2882x has dedicated configuration pins to offer more flexibility. Only resistors are needed to tune certain parameters for each system, enabling a platform design with a single device.

Package Information

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |  |  |  |
|-------------|------------------------|-----------------------------|--|--|--|--|
| UCG28824    |                        |                             |  |  |  |  |
| UCG28826    | REZ (QFN, 12)          | 5mm × 5mm                   |  |  |  |  |
| UCG28828    |                        |                             |  |  |  |  |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Simplified Schematic of AC/DC Flyback Converter Using UCG2882x



# **Table of Contents**

| 1 Features                           | 7.4 Feature Description16                             |
|--------------------------------------|-------------------------------------------------------|
| 2 Applications                       | ·                                                     |
| 3 Description                        |                                                       |
| 4 Device Comparison Table            |                                                       |
| 5 Pin Configuration and Functions    |                                                       |
| 6 Specifications                     |                                                       |
| 6.1 Absolute Maximum Ratings         |                                                       |
| 6.2 ESD Ratings                      | 9.1 Receiving Notification of Documentation Updates36 |
| 6.3 Recommended Operating Conditions |                                                       |
| 6.4 Thermal Information              | 9.3 Trademarks36                                      |
| 6.5 Electrical Characteristics       | 9.4 Electrostatic Discharge Caution36                 |
| 6.6 Typical Characteristics          | 9.5 Glossary36                                        |
| 7 Detailed Description1              |                                                       |
| 7.1 Overview1                        |                                                       |
| 7.2 Functional Block Diagram1        |                                                       |
| 7.3 Detailed Pin Descriptions1       |                                                       |



# **4 Device Comparison Table**

| DEVICE NAME | DESCRIPTION                                                                                  |
|-------------|----------------------------------------------------------------------------------------------|
| UCG28824    | Self-biased QR flyback converter with 750V, 270mΩ GaN FET for 45W designs.                   |
| UCG28826    | Self-biased QR flyback converter with 750V, 170mΩ GaN FET for 65W designs.                   |
| UCG28828    | Self-biased QR flyback converter with 750V, 170mΩ GaN FET for 120W designs (with PFC input). |
| UCC28881    | 4.5W, 700V AC/DC flyback converter with integrated FET.                                      |
| UCC28910    | 6W and 7.5W, 700V primary side regulated flyback converter.                                  |



# **5 Pin Configuration and Functions**



Figure 5-1. UCG2882x 5mm × 5mm Package, 12-Pin QFN (Top View)

**Table 5-1. Pin Functions** 

| PIN  |       | TYPE(1)  | DESCRIPTION                                                                                                                                                                                                                       |  |
|------|-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | NO.   | 1 TPE(") | DESCRIPTION                                                                                                                                                                                                                       |  |
| HV   | 1     | Р        | HV startup, AC line input presence detection and X-cap discharge.                                                                                                                                                                 |  |
| sw   | 2     | Р        | Drain pin of integrated high-voltage GaN HEMT. This is also the sensing pin for valley switching and protections.                                                                                                                 |  |
| GND  | 3, 10 | G        | Signal ground. Internally connected to power ground.                                                                                                                                                                              |  |
| FLT  | 4     | 0        | Fault pin for external overtemperature protection. Connect an NTC from this pin to GND.                                                                                                                                           |  |
| FB   | 5     | I        | Feedback signal. Connect this pin to the collector of an optocoupler.                                                                                                                                                             |  |
| TR   | 6     | ı        | Turns ratio setting. A resistor from this pin to GND sets the transformer turns ratio Np/Ns.                                                                                                                                      |  |
| IPK  | 7     | I        | Peak current and frequency dither setting pin. A resistor from this pin to GND sets the maximum/minimum primary-side peak current and dithering depth.                                                                            |  |
| FCL  | 8     | ı        | Switching frequency clamp and fault behavior setting.                                                                                                                                                                             |  |
| CDX  | 9     | 1        | Multifunction pin to enable/disable CCM mode, switching slew rate setting and X-cap discharge enable/disable.                                                                                                                     |  |
| vcc  | 11    | Р        | IC bias supply. Connect an external capacitor (at least 10V rated) from this pin to GND. The capacitor value should be between 15μF to 47μF. The capacitor value is determined by the hold up time for missing input line cycles. |  |
| GND  | 12    | G        | Power ground. Connect to negative terminal of input bulk capacitor. Add a ground pla with sufficient copper area below the thermal pad for efficient heat conduction to the F                                                     |  |

(1) I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                            |                                                          |                                | MIN        | MAX       | UNIT |
|----------------------------|----------------------------------------------------------|--------------------------------|------------|-----------|------|
| V <sub>HV(surge)</sub>     | GaN HEMT drain-source voltage, surge condition           |                                |            | 800       | V    |
| V <sub>SW(tr)(surge)</sub> | GaN power HEMT transient drain-source voltage, surge cor | ndition <sup>(2) (4)</sup>     |            | 800       | V    |
| V <sub>SW(tr)</sub>        | GaN power HEMT drain-source transient voltage, each swit | ching cycle <sup>(3)</sup> (4) |            | 750       | V    |
| V <sub>SW</sub>            | GaN power HEMT continuous drain-source voltage, FET off  | f                              |            | 700       | V    |
| I <sub>DS</sub>            | GaN power HEMT continuous current, FET on                |                                | Internally | / limited | Α    |
|                            | Pin voltage                                              | FLT, TR, IPK, FCL, CDX, FB     | -0.3       | 5.5       | V    |
|                            | riii voitage                                             | VCC                            | -0.3       | 6.5       | V    |
| TJ                         | Junction temperature                                     |                                | -40        | 150       | °C   |
| T <sub>stg</sub>           | Storage temperature                                      |                                | -65        | 150       | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

- (2) One time event with duration limited to <100µs
- (3) Damped to V<sub>SW(Plateau)</sub>=600V in <900ns
- (4) See GaN HEMT Switching Capability for more information on the GaN power FET switching capability.

## 6.2 ESD Ratings

|                    |                         |                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 (2)        | ±750  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                  |                                          | MIN    | NOM           | MAX | UNIT |
|------------------|------------------------------------------|--------|---------------|-----|------|
| I <sub>SW</sub>  | SW pin current, continuous, UCG28826     | Interr | nally limited |     | Α    |
| V <sub>VCC</sub> | VCC supply, self-regulating              | 5.2    |               | 6   | V    |
| C <sub>VCC</sub> | Capacitance on VCC pin                   | 15     |               | 47  | μF   |
| C <sub>X2</sub>  | X2 capacitance                           | 0.1    |               | 1   | μF   |
| L <sub>MAG</sub> | Primary magnetising inductance, UCG28826 | 130    |               | 400 | μH   |
| L <sub>LK</sub>  | Primary winding leakage inductance       |        |               | 3   | %    |
| C <sub>SW</sub>  | SW pin capacitance (GaN HEMT excluded)   |        |               | 300 | pF   |
| C <sub>HV</sub>  | HV pin parasitic capacitance             |        | 50            | 100 | pF   |
| T <sub>A</sub>   | Ambient temperature                      | -40    |               | 105 | °C   |
| T <sub>J</sub>   | Junction temperature                     | -40    |               | 125 | °C   |

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## **6.4 Thermal Information**

|                       | THERMAL METRIC(1)                            |         |      |
|-----------------------|----------------------------------------------|---------|------|
|                       |                                              |         | UNIT |
|                       |                                              | 12 PINS |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 28.5    | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 28      | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 5.7     | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 2       | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 5.6     | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.6     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## **6.5 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                     | TEST CONDITIONS                                                                             | MIN  | TYP  | MAX  | UNIT  |  |
|------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------|------|------|------|-------|--|
| BIAS SUPI              | PLY                                           |                                                                                             |      |      |      |       |  |
| V <sub>VCCSHORT</sub>  | Threshold for reduced VCC startup current     |                                                                                             | 0.65 | 0.9  | 1.2  | V     |  |
| I <sub>HVLO</sub>      | Reduced HV startup current                    | Before VCC reaches V <sub>VCCSHORT</sub>                                                    | 0.55 | 1    | 1.6  | mA    |  |
| I <sub>HVHI</sub>      | Full HV startup current                       | After VCC exceeds V <sub>VCCSHORT</sub>                                                     | 2.2  | 4    | 5.65 | mA    |  |
| V <sub>VCC(OFF)</sub>  | VCC under voltage lock out threshold          | Tracking with variation in other thresholds                                                 | 4.9  | 5.1  | 5.3  | V     |  |
| V <sub>VCC(REG)</sub>  | VCC regulation voltage and start-up threshold | Tracking with variation in other thresholds                                                 | 5.6  | 5.8  | 6    | V     |  |
| V <sub>VCC(CHG)</sub>  | VCC charging trigger threshold                | Trigger VCC charging to V <sub>VCC(REG)</sub> , Tracking with variation in other thresholds | 5.4  | 5.6  | 5.8  | V     |  |
| I <sub>VCC</sub>       | Operating supply current                      | No switching                                                                                |      | 700  |      | μA    |  |
| I <sub>VCCSLEEP</sub>  | Supply current in burst mode                  | No switching                                                                                | ,    | 260  | 310  | μA    |  |
| I <sub>VCCFAULT</sub>  | Supply current when a protection is triggered |                                                                                             |      | 260  |      | μΑ    |  |
| GAN POW                | ER TRANSISTOR                                 |                                                                                             |      |      |      |       |  |
| R <sub>DSON</sub>      | Drain-source on-resistance                    | T <sub>J</sub> = 25 °C, UCG28826                                                            |      | 170  | 220  | mΩ    |  |
| C <sub>OSS</sub>       | Output capacitance                            | V <sub>SW</sub> = 400V, UCG28826                                                            |      | 40   |      | pF    |  |
| GAN GATE               | DRIVER                                        |                                                                                             |      |      | I    |       |  |
|                        | Turn-on dV/dt                                 | For SW node, V <sub>DS</sub> = 325V, Option 1                                               |      | 10   |      | V/ns  |  |
|                        | Turn-on dV/dt                                 | For SW node, V <sub>DS</sub> = 325V, Option 2                                               |      | 7    |      | V/ns  |  |
|                        | Turn-on dV/dt                                 | For SW node, V <sub>DS</sub> = 325V, Option 3                                               |      | 5    |      | V/ns  |  |
| PEAK CUR               | RENT CONTROL                                  |                                                                                             |      |      | I    |       |  |
|                        |                                               | Option 1                                                                                    | 2.65 | 2.8  | 3    |       |  |
| I <sub>PKMAX</sub>     | Maximum peak current, UCG28826                | Option 2                                                                                    | 2.95 | 3.1  | 3.3  | Α     |  |
|                        |                                               | Option 3                                                                                    | 3.35 | 3.5  | 3.7  |       |  |
| I <sub>PKMAX</sub> /   |                                               | Option 1                                                                                    |      | 4    |      |       |  |
| I <sub>PKMIN</sub>     | Max. to min. peak current ratio               | Option 2                                                                                    |      | 3    |      |       |  |
| T <sub>SS</sub>        | Soft start time                               |                                                                                             |      | 4    |      | ms    |  |
| FEEDBAC                | K CONTROL                                     |                                                                                             |      |      |      |       |  |
| R <sub>FB</sub>        | FB pull-up resistor                           |                                                                                             |      | 60   |      | kΩ    |  |
| V <sub>FBOPEN</sub>    | Open FB Pin voltage                           |                                                                                             | 3.3  | 3.45 |      | V     |  |
| V <sub>BST_OFF</sub>   | Burst-off threshold                           | Turn-off switching                                                                          |      | 250  |      | mV    |  |
| V <sub>BST_ON</sub>    | Burst-on threshold                            | Resume burst switching                                                                      |      | 300  |      | mV    |  |
| V <sub>BST_EX</sub>    | Burst mode exit threshold                     | Exit to frequency foldback                                                                  |      | 500  |      | mV    |  |
| _                      | NA:-:                                         | During normal operation                                                                     | 23   | 25   |      | 1.11= |  |
| f <sub>MIN,CLAMP</sub> | Minimum frequency clamp                       | During soft start                                                                           | ,    | 10   |      | kHz   |  |
| T <sub>SWMAX</sub>     | Maximum time period                           |                                                                                             |      | 40   | 43   | μs    |  |
| T <sub>ONMAX</sub>     | Maximum on time                               |                                                                                             |      | 17   | 19   | μs    |  |
|                        |                                               | Option 1                                                                                    |      | 140  |      |       |  |
| f                      | Frequency clamp                               | Option 2                                                                                    |      | 100  |      | - kHz |  |
| f <sub>MAX,CLAMP</sub> | Trequency Gallip                              | Option 3                                                                                    |      | 250  |      |       |  |
|                        |                                               | Option 4                                                                                    |      | 500  |      |       |  |
| T <sub>DDCM</sub>      | DCM ring fixed timer                          | From last seen DCM ring valley, UCG28826                                                    |      | 3.75 |      | μs    |  |
| EMI DITHE              | RING                                          |                                                                                             |      |      |      |       |  |
| f <sub>c</sub>         | Carrier frequency                             |                                                                                             |      | 6.25 |      | kHz   |  |



## **6.5 Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                                           | PARAMETER                                               | TEST CONDITIONS                                | MIN  | TYP   | MAX  | UNIT |
|-------------------------------------------|---------------------------------------------------------|------------------------------------------------|------|-------|------|------|
|                                           | Coming amount to de                                     | % of instantaneous peak currents, Option 1     |      | ±6.25 |      | 0/   |
| I <sub>Dither,max</sub> Carrier amplitude |                                                         | % of instantaneous peak currents, Option 2 ±12 |      | ±12.5 |      | %    |
| PROTECT                                   | IONS                                                    |                                                |      |       |      |      |
| V <sub>TH_BI</sub>                        | Brown-in threshold                                      |                                                | 106  | 112   | 118  | V    |
| V <sub>TH_BO</sub>                        | Brown-out threshold                                     |                                                | 93   | 98    | 103  | V    |
| T <sub>DBO</sub>                          | Brown-out delay time                                    |                                                |      | 60    |      | ms   |
| I <sub>FLT</sub>                          | FLT pin source current                                  |                                                |      | 75    |      | μΑ   |
| V <sub>TH_OTP</sub>                       | FLT threshold voltage                                   | Triggers external overtemperature fault        | 0.58 | 0.6   | 0.62 | V    |
| T <sub>IFLTON</sub>                       | I <sub>FLT</sub> on time                                |                                                |      | 260   |      | μs   |
| T <sub>IFLTperiod</sub>                   | I <sub>FLT</sub> time period                            |                                                |      | 10    |      | ms   |
| N <sub>FLTTSD</sub>                       | Number of external I <sub>FLT</sub> cycles              | Before fault is triggered                      |      | 3     |      |      |
| R <sub>SW</sub>                           | SW pin impedance                                        |                                                | 8.2  | 9.5   |      | МΩ   |
| V <sub>OVP</sub>                          | OVP detection threshold                                 | V <sub>OUT</sub> threshold                     | 23   | 25    | 27   | V    |
|                                           | Internal overtemperature protection shut down threshold | Temperature increasing                         |      | 150   |      | °C   |
|                                           | Internal overtemperature protection hysteresis          | Temperature reducing                           |      | 10    |      | °C   |
| T <sub>RETRY</sub>                        | Auto-retry time                                         |                                                |      | 1     |      | s    |
| P <sub>OPPL</sub>                         | Over power protection threshold, low                    | UCG28826, triggers after 4.2s                  | 89   | 100   | 114  | W    |
| P <sub>OPPH</sub>                         | Over power protection threshold, high                   | UCG28826, triggers after 120ms                 | 125  | 140   | 160  | W    |
| I <sub>LPS</sub>                          | LPS fault output current threshold                      | UCG28826, input referred, triggers after 4.2s  | 6.3  | 7.5   | 8.65 | Α    |
| I <sub>SCP</sub>                          | Short Circuit Protection                                | Primary current threshold, UCG28826            |      | 4.5   |      | Α    |
|                                           | Short Circuit Protection                                | No of cycles                                   |      | 3     |      |      |
| t <sub>SCP</sub>                          | Short-circuit response time                             |                                                |      | 140   |      | ns   |
| X CAP DIS                                 | CHARGE                                                  | 1                                              |      |       |      |      |
| I <sub>ACDET</sub>                        | Line removal detection current                          | Current sink from HV pin                       | 1.5  | 2     | 2.5  | mA   |
| I <sub>XDIS</sub>                         | X-cap discharge Current                                 |                                                | 3.8  | 5     | 6.2  | mA   |
| T <sub>XDIS</sub>                         | X-cap discharge Time                                    | C <sub>XCAP</sub> = 1µF                        |      |       | 1    | s    |



## 6.6 Typical Characteristics



Figure 6-1. Normalized On-Resistance vs Junction Temperature



Figure 6-2. VCC Threshold for Charging From HV Pin vs Junction Temperature



Figure 6-3. VCC Regulation Voltage vs Junction Temperature



Figure 6-4. VCC Charging Trigger Voltage vs Junction Temperature



Figure 6-5. Operating Supply Current vs Junction Temperature



Figure 6-6. SW Pin Leakage Current vs Junction Temperature



## 6.6 Typical Characteristics (continued)



Brown-in and brown-out thresholds (V) 109 Brown-In 105 Brown-Out 101 97 -20 20 60 100 -60 140

117

113

Figure 6-8. Brownin and Brownout Thresholds vs Junction **Temperature** 

Temperature (°C)





Figure 6-9. FLT Pin Voltage and Current vs Junction Temperature



## 7 Detailed Description

## 7.1 Overview

The UCG2882x is a high frequency, quasi-resonant (QR) AC/DC flyback converter with integrated 750V primary-side GaN high electron mobility transistor (HEMT)(hereinafter referred to as GaN HEMT) designed for use in AC-to-DC power supplies up to 120W. This device gives benefit of GaN integration to achieve high power density designs with high switching frequency up to 500kHz.

The UCG2882x features industry's first auxless flyback architecture with self-bias to give a compact and low cost power supply design without the need for an auxiliary winding in the transformer. The self bias feature reduces losses to improve efficiency in wide output voltage applications like USB-PD chargers by eliminating the need for a low dropout regulator (LDO) and the associated losses to generate the device bias.

The UCG2882x supports continuous conduction mode (CCM) operation for up to 10msec for transient output power conditions of min. 130W (two times the 65W nominal output power) in low-line input conditions without increase in transformer size, saving space and cost. This device also includes frequency foldback and burst modes for higher efficiency operation during light load and no-load conditions, respectively. The X-cap discharge circuit discharges the X-capacitor in the input EMI filter to 0V within less than 1s to prevent the user from an electric shock at the time of unplugging the power supply from the wall socket, meeting different safety standard requirements.

The UCG2882x overcomes the system design limitations of integrated converters by offering resistor programmable options to the user for maximum flexibility to optimize performance at the desired operating point. The device also includes many built-in protections such as output over-voltage protection (OVP), short-circuit protection (SCP), two-level over power protection (OPPH and OPPL) and over-temperature protections (OTP) with auto-restart and latch response for a robust power supply design preventing any damage during such fault conditions.



Figure 7-1. AC/DC Flyback Converter Schematic Using UCG2882x



## 7.2 Functional Block Diagram





## 7.3 Detailed Pin Descriptions

The UCG2882x is a QR flyback converter with integrated 750V GaN HEMT with self bias and auxless sensing. UCG2882x includes HV, SW and GND pins for interface with the flyback power stage components. In addition to this, the device has a bias supply and a feedback pin for secondary side regulation. There are several programmable setting pins for user to configure the device for optimized power supply design. These programming pins require a resistor to ground and offer the flexibility to optimize various parameters during power stage design enabling a platform design with a single device. The resistor values on the programming pins are detected at the UVLO turn-on event and recorded inside IC. This improves the IC noise immunity. The resistor setting can't be dynamically changed during operation.

### 7.3.1 HV - High Voltage Input

The high voltage (HV) pin should be connected to the two ends of the X-capacitor at the line input, through two diodes as shown in Figure 7-1. This pin charges the bias supply (VCC) capacitor at startup. The HV pin also discharges the X-capacitor when the input line voltage is removed. When X-cap discharge is not needed, this connection is still required to minimize standby power consumption. When designing for DC input applications, the HV pin can be directly connected to the input bulk capacitor with corresponding resistor setting on the CDX pin to disable the X-cap discharge feature. The standby power consumption will be increased slightly in DC input applications.

### 7.3.2 SW - Switch Node

The SW pin is connected to the switch node on the primary side of the flyback converter. This is the drain of the integrated 750V GaN HEMT. This is also the sensing pin for valley switching and OVP, OPP and LPS protections. The maximum total switch node capacitance at this pin should be minimized to keep the switching losses low. The capacitance seen at the SW pin includes the transformer parasitic capacitance, GaN HEMT drain-source capacitance, reflected capacitance from secondary side and any additional capacitance which may be added to slow down the switch node turn-on and turn-off slew rates.

#### 7.3.3 GND - Ground Return

The GND pin is the external return pin, and provides a reference point for the internal circuitry and the gate drive of the device. This is the return pin for the power stage and needs to be connected to the negative terminal of the input bulk capacitor(s). The thermal pad needs to be connected to GND and sufficient copper area is required to dissipate the heat.

Pin 10 GND needs to be connected to pin 3 and 12 in a shortest trace possible. VCC bypassing capacitor needs to return to pin 10.

### 7.3.4 FLT - External Overtemperature Fault

Connect a negative temperature coefficient (NTC) resistor from this pin to GND for monitoring the temperature of a critical point on the power supply external to the device, and trigger overtemperature protection to avoid damage to components. The device sources 75µA current into the NTC. As the NTC resistance reduces with increase in sensed temperature, the external over-temperature fault is triggered when the voltage on FLT pin reduces to less than 0.6V. See Section 7.4.10.5 for details of overtemperature protection. The FLT pin can also be pulled low to trigger a fault implemented with external discrete circuits. Other than the FLT pin, the device also includes internal over temperature protection to prevent the device from exceeding the max. allowed junction temperature.

## 7.3.5 FB - Feedback

Connect the feedback (FB) pin to the collector of the optocoupler for output regulation. This pin has an internal  $60k\Omega$  pull up for optocoupler bias. The instantaneous voltage on this pin determines the switching frequency, peak current and mode of operation (burst, foldback, valley switching or CCM) as per the control law in Figure 7-3 to deliver the required output power. Connect a 100pF or 220pF capacitor from this pin to ground for high frequency noise filtering.

### 7.3.6 TR - Turns Ratio

Set the transformer turns ratio information with a resistor from this pin to GND as per values in Table 7-1. This turns ratio information is used for output voltage sensing. The resistor need to be 1% accurate.

Table 7-1. Turns Ratio Setting Resistor Values

| TR Pin Resistor (kΩ) | Turns Ratio | V <sub>OUT</sub> OVP Threshold (V, Reflected to Primary) |
|----------------------|-------------|----------------------------------------------------------|
| 0                    | 7.875       | 196.9                                                    |
| 5.23                 | 6           | 150                                                      |
| 6.34                 | 6.125       | 153.1                                                    |
| 7.68                 | 6.25        | 156.2                                                    |
| 9.31                 | 6.375       | 159.4                                                    |
| 11.3                 | 6.5         | 162.5                                                    |
| 13.7                 | 6.625       | 165.6                                                    |
| 16.9                 | 6.75        | 168.7                                                    |
| 20.5                 | 6.875       | 171.9                                                    |
| 25.5                 | 7           | 175                                                      |
| 31.6                 | 7.125       | 178.1                                                    |
| 39.2                 | 7.25        | 181.2                                                    |
| 51.1                 | 7.375       | 184.4                                                    |
| 66.5                 | 7.5         | 187.5                                                    |
| 84.5                 | 7.625       | 190.6                                                    |
| 113                  | 7.75        | 193.7                                                    |
| 174                  | 7.875       | 196.9                                                    |

## 7.3.7 IPK - Peak Current and Dithering

This pin offers settings for peak current thresholds and dithering. Connect a resistor from this pin to GND as per values in Table 7-2 to select the preferred option for the following specifications:

- Maximum peak current
- Ratio of maximum to minimum peak current
- · EMI dithering depth

Table 7-2. IPK Pin Programming Resistor Values

| IPK Pin Resistor (kΩ) | Maximum Peak Current (A) | I <sub>PK,MAX</sub> /I <sub>PK,MIN</sub> | EMI Dithering Depth (%) |
|-----------------------|--------------------------|------------------------------------------|-------------------------|
| 0                     | 3.1                      | 4                                        | 6.25                    |
| 5.23                  | 2.8                      | 4                                        | 12.5                    |
| 6.34                  | 3.1                      | 4                                        | 12.5                    |
| 7.68                  | 3.5                      | 4                                        | 12.5                    |
| 9.31                  | 2.8                      | 3                                        | 12.5                    |
| 11.5                  | 3.1                      | 3                                        | 12.5                    |
| 14.3                  | 3.5                      | 3                                        | 12.5                    |
| 17.8                  | 2.8                      | 4                                        | 6.25                    |
| 22.6                  | 3.1                      | 4                                        | 6.25                    |
| 28.7                  | 3.5                      | 4                                        | 6.25                    |
| 36.5                  | 2.8                      | 3                                        | 6.25                    |
| 51.1                  | 3.1                      | 3                                        | 6.25                    |
| 75                    | 3.5                      | 3                                        | 6.25                    |

### 7.3.8 FCL - Frequency Clamp and Fault Response

Use the FCL pin to select the maximum switching frequency clamp value and fault response behavior. Table 7-3 lists the resistor values to be used for the given operating conditions. The resistor needs to be 1% accurate.

Table 7-3. FCL Pin Programming Resistor Values

| FCL Pin Resistor (kΩ) | Frequency Clamp (kHz) | Fault Response                                |  |  |
|-----------------------|-----------------------|-----------------------------------------------|--|--|
| 0                     | 140                   | EXTOTP and OVP Latched, rest Auto retry       |  |  |
| 5.23                  | 140                   | All latched                                   |  |  |
| 6.34                  | 100                   | All latched                                   |  |  |
| 7.68                  | 250                   | All latched                                   |  |  |
| 9.31                  | 500                   | All latched                                   |  |  |
| 11.5                  | 140                   | All auto retry                                |  |  |
| 14.3                  | 100                   | All auto retry                                |  |  |
| 17.8                  | 250                   | All auto retry                                |  |  |
| 22.6                  | 500                   | All auto retry                                |  |  |
| 28.7                  | 140                   | EXTOTP fault and OVP latched, rest auto retry |  |  |
| 36.5                  | 100                   | EXTOTP fault and OVP latched, rest auto retry |  |  |
| 51.1                  | 250                   | EXTOTP fault and OVP latched, rest auto retry |  |  |
| 75                    | 500                   | EXTOTP fault and OVP latched, rest auto retry |  |  |

### 7.3.9 CDX - CCM, Drive Strength, and X-cap Discharge

Use the CDX pin to enable/disable CCM mode and X-cap discharge and select the SW node slew rate when turning on the GaN HEMT. Refer to Table 7-4 for values of resistors to connect from this pin to GND for the given operating points. The resistor needs to be 1% accurate. The CDX pin is also used for fault reporting for easy debugging during design. Refer to Error Codes for Protections for details. This pin should not be connected to GND.

**Table 7-4. CDX Pin Programming Resistor Values** 

| CDX Pin Resistor (kΩ) | ССМ      | SW Node Turn-On Slew Rate | X-cap Discharge |
|-----------------------|----------|---------------------------|-----------------|
| 5.23                  | Disabled | 10V/ns                    | Enabled         |
| 6.34                  | Disabled | 7V/ns                     | Enabled         |
| 7.68                  | Disabled | 5V/ns                     | Enabled         |
| 9.31                  | Disabled | 10V/ns                    | Disabled        |
| 11.5                  | Disabled | 7V/ns                     | Disabled        |
| 14.3                  | Disabled | 5V/ns                     | Disabled        |
| 17.8                  | Enabled  | 10V/ns                    | Enabled         |
| 22.6                  | Enabled  | 7V/ns                     | Enabled         |
| 28.7                  | Enabled  | 5V/ns                     | Enabled         |
| 36.5                  | Enabled  | Enabled 10V/ns            |                 |
| 51.1                  | Enabled  | 7V/ns                     | Disabled        |
| 75                    | Enabled  | 5V/ns                     | Disabled        |

## 7.3.10 VCC - Input Bias

The VCC pin provides the bias to the device, powering the internal references, gate driver, regulators, control circuits and protection features. Use a minimum of  $10\mu\text{F}$  capacitance from this pin to GND for maintaining VCC voltage regulation with self-bias feature. Use of an additional 10nF ceramic capacitor in parallel is recommended for low ESR and minimum over/undershoot on this pin. Use  $30\mu\text{F}$  capacitance at this pin for holdup without reset in the event of two missing line cycles at the input.

## 7.4 Feature Description

## 7.4.1 Self Bias and Auxless Sensing

The UCG2882x includes self bias and auxless sensing to eliminate the transformer auxiliary winding. This makes the system design simpler, smaller and cheaper by removing the auxiliary winding and the associated components.

The self bias feature is especially useful in application like USB-PD chargers with wide output voltage range. Typically in such designs, the aux winding generates device supply voltage (VCC) greater than its UVLO threshold at the minimum  $V_{OUT}$  which is 3.3V. In such case, the voltage on aux winding increases six times when  $V_{OUT}$  = 20V which needs an internal/external power conversion stage to reduce to VCC range, increasing external components and reducing efficiency. The UCG2882x's self bias eliminates the need for such additional power conversion stage at the VCC pin thus reducing the number of components and recovering their power losses. The self bias circuit is designed to keep VCC higher than its UVLO threshold throughout the range of operation of the device, given the components around the device are used within the data sheet recommended range. Auxless sensing circuits are connected to the SW pin. The device senses the voltage on SW for valley sensing and various protections. The input bulk capacitor voltage and output voltage are derived from the SW pin voltage.

#### 7.4.2 Control Law

The UCG2882x is a peak current mode control QR flyback converter. The converter starts by turning on the primary-side integrated GaN HEMT. The current in the transformer primary side winding  $I_{PRI}$  increases with a slope dependent on  $V_{IN}$  and primary magnetizing inductance  $L_M$  and equals  $V_{IN}/L_M$ . Once  $I_{PRI}$  reaches the peak value  $I_{PK,PRI}$ , the GaN HEMT turns off. By flyback action, the secondary winding voltage increases and turns on the synchronous rectifier (SR) FET body diode to clamp to output voltage  $V_{OUT}$ . During this time, the secondary winding current reduces from secondary peak current  $I_{PK,SEC}$ with a slope  $V_{OUT}/L_S$ , where  $L_S$  is the secondary winding inductance. The switch node voltage is equal to the sum of  $V_{IN}$  and primary to secondary turns ratio N times  $V_{OUT}$ , called the plateau voltage. Once the secondary current reduces to zero,  $L_M$  and total switch node capacitance  $C_{SW}$  begin to resonate to cause magnetizing ring. The UCG28826 turns on the primary GaN HEMT at a valley in this magnetizing ring to reduce the turn-on switching losses.



Figure 7-2. Flyback Converter Waveforms



Hence, in UCG2882x, in every switching cycle, the primary GaN HEMT turns off after reaching the peak current threshold and turns on next at a target valley in magnetizing ring during discontinuous mode (DCM) operation. The instantaneous primary peak current and target valley is determined by the feedback (FB) pin voltage as per the control law of Figure 7-3. Connect the FB pin to the optocoupler collector. The negative feedback loop sets FB pin voltage to the required value to support a certain  $V_{OUT}$  and  $P_{OUT}$  on the output. The device can operate in one of the four modes of operation: burst, frequency foldback, valley switching or continuous conduction mode, as described later.



Figure 7-3. UCG2882x Control Law

In the control law shown in Figure 7-3, the UCG2882x offers flexibility to select a max peak current  $I_{PK,MAX}$  to optimize for the switching frequency at rated load and transformer size. For each  $I_{PK,MAX}$  setting, a scaling ratio of 1/3rd or 1/4th is available for the minimum peak current  $I_{PK,MIN}$ . This  $I_{PK,MIN}$  value determines the switching frequency and losses in light load conditions when the flyback converter is operating in frequency foldback or burst modes. For all values of  $I_{PK,MAX}$  and  $I_{PK,MIN}$ , the slope of control law peak current vs feedback voltage remains the same, as per Equation 1. Table 7-5 shows the threshold voltages for transition between different modes and between valleys for different peak current settings of Table 7-2.

Table 7-5. FB Pin Voltage Thresholds for Various Peak Current Settings

|                       | PARAMETER                                  | TEST CONDITIONS                                | I <sub>PK,MAX</sub> = 2.8A | I <sub>PK,MAX</sub> = 3.1A | I <sub>PK,MAX</sub> = 3.5A | UNIT |
|-----------------------|--------------------------------------------|------------------------------------------------|----------------------------|----------------------------|----------------------------|------|
| V <sub>FBOPEN</sub>   | Open FB pin voltage                        |                                                | 3.3                        | 3.45                       | 3.65                       | V    |
| V <sub>THCCMto1</sub> | CCM to 1st valley threshold                | VFB decreasing                                 | 2.18                       | 2.4                        | 2.65                       |      |
| V <sub>TH12</sub>     | 1st to 2nd valley threshold                |                                                | 1.09                       | 1.19                       | 1.31                       |      |
| V <sub>TH23</sub>     | 2nd to 3rd valley threshold                |                                                | 0.97                       | 1.05                       | 1.16                       |      |
| V <sub>TH34</sub>     | 3rd to 4th valley threshold                |                                                | 0.91                       | 0.98                       | 1.08                       |      |
| V <sub>TH45</sub>     | 4th to 5th valley threshold                |                                                | 0.85                       | 0.92                       | 1.0                        |      |
| V <sub>TH56</sub>     | 5th to 6th valley threshold                |                                                | 0.79                       | 0.85                       | 0.93                       |      |
| V <sub>TH65</sub>     | 6th to 5th valley threshold                | VFB increasing                                 | 1.16                       | 1.25                       | 1.38                       |      |
| V <sub>TH54</sub>     | 5th to 4th valley threshold                |                                                | 1.22                       | 1.32                       | 1.46                       |      |
| V <sub>TH43</sub>     | 4th to 3rd valley threshold                |                                                | 1.28                       | 1.39                       | 1.53                       |      |
| V <sub>TH32</sub>     | 3rd to 2nd valley threshold                |                                                | 1.34                       | 1.45                       | 1.61                       |      |
| V <sub>TH21</sub>     | 2nd to 1st valley threshold                |                                                | 1.46                       | 1.59                       | 1.76                       |      |
| V <sub>TH1toCCM</sub> | 1st valley to CCM threshold                | 1                                              | 2.18                       | 2.4                        | 2.65                       | 1    |
| V <sub>THFF</sub>     | 6th valley to frequency foldback threshold | I <sub>PK,MIN</sub> =1/4 x I <sub>PK,MAX</sub> | 0.73                       | 0.78                       | 0.85                       |      |
|                       |                                            | I <sub>PK,MIN</sub> =1/3 x I <sub>PK,MAX</sub> | 0.89                       | 0.96                       | 1.05                       |      |



#### 7.4.2.1 Valley Switching

The UCG2882x is designed to operate with soft switching and primary FET turn-on at a valley to reduce switching losses. The converter operates in valley switching except during peak load transients during which control can transition to CCM mode (if enabled using CDX pin). During valley switching mode, the target valley and peak current threshold are governed by the control law of Figure 7-3 and Equation 1:

$$I_{PK} = 1.45 \times (V_{FB} - 0.25) \tag{1}$$

During valley switching, with increasing output power, the peak current threshold continues to increase linearly as per above equation. The switching frequency also varies based on  $I_{PK}$  and valley targets corresponding to the instantaneous FB pin voltage. When output power is increasing from light loads to rated power, the control transitions from 6th valley till 1st valley with corresponding linear increase in  $I_{PK}$  threshold. As output power continues to increase further to take FB voltage to the edge of 1st valley operation, the converter transitions into CCM mode operation with  $I_{PK}$  clamped to the max. value  $I_{PK,MAX}$  and increase in switching frequency  $F_{SW}$  with further increase in output load. This clamp on  $I_{PK,MAX}$  limits the transformer size in a high density power supply design. See Section 7.4.2.4 for details of CCM mode of operation. If output power reduces while operating in 6th valley, the control transitions to frequency foldback mode to operate at higher valleys and lower frequency to reduce switching losses further.

The FB pin voltage thresholds for valley transitions include a hysteresis and vary depending on increasing or decreasing P<sub>OUT</sub> to enable valley locking and prevent any audible noise due to hopping between valleys. Refer to the Electrical Characteristics table for FB pin voltage thresholds which determine the mode of operation for UCG2882x. For zero optocoupler collector current with large P<sub>OUT</sub>, the FB pin is pulled up to V<sub>FBOPEN</sub> through a 60kO resistor.



Figure 7-4. Valley Counter With Continuous Valley Occurrence

Typically, the control counts the valleys and turns on the primary GaN HEMT once the target valley is reached, shown in Figure 7-4. For the case when SW node waveform is damped so the valleys disappear before reaching the target valley, a DCM ring fixed timer of 3.75µs starts to continue counting valleys and turn on the primary GaN HEMT once the valley target is reached, shown in Figure 7-5. During startup (soft start) when V<sub>OUT</sub> is small, if the valleys don't appear, the controller turns on the primary GaN HEMT after 100µs from last turn on, to switch at 10kHz (min. frequency clamp during soft start) for initial few cycles to avoid latch up condition.



Figure 7-5. Valley Counter With Missing Valleys

The device operates in CCM mode for maximum 10ms to support any transient output load conditions, as seen in notebook chargers and other applications. The converter returns to 1st valley QR operation after expiry of this 10ms CCM timer. CCM mode can be entered again only after the FB pin voltage reduces below the V<sub>TH1toCCM</sub> threshold. At all times during operation of UCG2882x, the maximum switching frequency can be limited with a frequency clamp setting programmable with a resistor from FCL pin to GND, as detailed in Section 7.3.8.

### 7.4.2.2 Frequency Foldback

If output power reduces while operating in 6th valley to reduce FB pin voltage below  $V_{THFF}$ , the converter transitions to frequency foldback mode and abandons valley switching. The peak current threshold is clamped to  $I_{PK,MIN}$  and converter operates at higher valleys after 6th valley, depending on FB pin voltage. This causes the switching frequency to reduce further with increase in target valley number, till switching frequency reduces to and is clamped at 25kHz. Minimum switching frequency is clamped to 25kHz to prevent any audible noise, with a total switching cycle time of 40 $\mu$ s. Further reduction in output power takes the converter to burst mode to reduce unnecessary switching losses from periodic switching and achieve very low standby power consumption.



#### 7.4.2.3 Burst Mode

If output power continues to reduce while in frequency foldback mode, the device enters burst mode when FB pin voltages reaches 0.25V for the first time and the device stops switching. Due to this, depending on the output power, once FB pin voltage recovers to 0.3V is when device resumes switching in burst mode.

The UCG2882x's burst mode offers three 1st valley QR switching cycles followed by a min. 70µs delay before start of next burst packet. Valley switching reduces switching losses while the delay limits power delivery in burst mode and device transitions to other modes of operation at higher power to maintain high efficiency in the range of output power. In burst mode, frequency clamp is fixed at 250kHz and primary GaN HEMT turns on at next valley after expiration of clamp timer. With this, switching losses are kept low with valley switching with limit on electromagnetic emissions with minimum peak current to pass emission standards. Burst mode switching waveforms are shown in Figure 7-6.



Figure 7-6. Burst Mode Entry and Exit Waveforms

#### 7.4.2.4 Continuous Conduction Mode (CCM)

As shown in Figure 7-3, once the boundary of 1st valley QR operation is reached with increasing output power, the control clamps  $I_{PK}$  to the maximum selected value  $I_{PK,MAX}$ , and begins to reduce the secondary conduction time  $T_{OFF}$  in CCM mode. This reduction in  $T_{OFF}$  is proportional to increase in FB pin voltage, till 50% of the QR mode off-time to reach max. 1.5x the QR mode output power delivery capability. Care needs to be taken to use a primary magnetizing inductance  $L_M$  large enough to not hit the frequency clamp during CCM mode and avoid any subharmonic oscillations which could increase output voltage ripple, depending on application requirements. For long duration output power transients, the converter returns to 1st valley QR mode after expiry of the 10ms CCM timer and continues to deliver the largest possible output power at the transition point of QR and CCM modes, while operating in QR mode. The device offers flexibility to enable/disable CCM mode operation with a resistor from the CDX pin to GND as per values in Table 7-4.

## 7.4.3 GaN HEMT Switching Capability

The UCG2882x primary-side integrated GaN HEMT switching capability is explained with the help of Figure 7-7. The figure shows the drain-source voltage (same as SW pin voltage) for the UCG2882x for two distinct switching cycles in a flyback application. The first is a normal switching cycle followed by a surge switching cycle in DCM/valley switching condition.



Figure 7-7. GaN HEMT Switching Capability

Each cycle starts before  $t_0$  with the GaN HEMT in on state. At  $t_0$ , the GaN HEMT turns off and the parasitic elements cause the drain-source voltage to ring at a high frequency. The high frequency ringing has damped out by  $t_1$ . Between  $t_1$  and  $t_2$ , the HEMT drain-source is at a flat plateau voltage with reducing secondary winding current in a flyback design. At  $t_2$ , the GaN HEMT turns on at a valley. For normal operation, the device can safely operate up to 750V leakage transient voltage ( $V_{SW(tr)}$ ) in every switching cycle. For rare surge events, the transient ring voltage is limited to 800V and the plateau is limited to 750V.

### 7.4.4 Soft Start

When turned on, a flyback converter starts with 0V output voltage. This can cause the feedback voltage FB to clamp to its max. value and trigger overload protections. To prevent this from happening, the UCG2882x starts in soft start mode. As Figure 7-8 shows, during this time, an internal FB voltage ramp increases in eight steps from 0V to its max. value in 4ms. The max. value of internal FB ramp is at FB pin voltage equivalent of 80% of I<sub>PK,MAX</sub> setting and changes for different resistor settings on IPK pin. During this time, the smaller of this internal ramp voltage and actual FB pin voltage is used to determine the device operating point in the control law of Figure 7-3. Once the internal FB ramp voltage reaches the max. value at the end of 4ms is when control is transferred to FB pin voltage for output regulation. Soft start sequence is executed every time at start up or when recovering from fault (auto-retry or latch) and brown-out conditions. The minimum frequency clamp is changed to 10kHz only during soft start (which is otherwise at 25kHz during normal operation). This helps at startup when valleys are missing and the control law forces turn-on of primary GaN HEMT every 100µs from the last turn-on edge (if valleys are missing), to charge the output capacitor.



Figure 7-8. Soft Start Sequence



## 7.4.5 Frequency Clamp

The UCG2882x includes frequency clamp to limit the maximum switching frequency. This is useful during design optimizations to pass emissions standards and reduce switching losses by limiting the switching frequency to a certain value. The device offers four max. frequency clamp settings at 100kHz, 140kHz, 250kHz, and 500kHz which can be selected with a resistor from FCL pin to ground as per values in Table 7-3. In no condition does the switching frequency exceed the chosen value of clamp frequency, except in burst mode when clamp frequency is set to 250kHz. The minimum switching frequency is also clamped to a fixed 25kHz to prevent switching in the audible frequency range and noise from the flyback converter. Such low switching frequency can occur during operation in higher valleys or frequency foldback mode.

Figure 7-9 shows example waveforms for the working of frequency clamp. In this case, the valley target based on FB pin voltage is at 2nd valley. After the secondary winding current reduces to zero, the VDS voltage on SW pin begins to resonate and valleys are counted by the valley detection block. The primary-side GaN HEMT does not turn-on at the 2nd valley since the frequency clamp timer is still counting. It is only after the expiration of the frequency clamp timer that the primary GaN HEMT turns-on at the next valley, which is the 3rd valley in this case. Based on this logic, the turn-on of the primary GaN HEMT happens only at the next valley post expiration of the frequency clamp timer.



Figure 7-9. Primary GaN HEMT Turn-On Delay Due to Frequency Clamp



## 7.4.6 Frequency Dithering

The UCG2882x includes frequency dithering to spread the energy in the spectrum around the switching frequency to reduce electromagnetic emissions, making it easier to qualify various emissions standards. Since this device uses peak current mode control to turn-off the primary GAN HEMT and there is no fixed clock signal to set the switching frequency, the dithering in frequency is achieved with small change to the value of peak current threshold in every switching cycle. This changes the peak current, and thus the on-time, off-time and switching frequency in every cycle. The per cent change to peak current threshold varies based on a fixed 6.25kHz triangular carrier signal with 32 steps alternating in sign at every transition from minimum (0%) to maximum value (called dithering depth, ±6.25% or ±12.5%) in every carrier cycle. The alternating sign of dither perturbation at each step and the low frequency output pole of flyback converter topology averages the cycle-to-cycle power delivery, causing small impact in output ripple due to dithering. The dither perturbation to peak current is asynchronous with the switching frequency and the instantaneous change in peak current is calculated based on the dithering signal during the primary GAN HEMT turn-on time.

The dithering depth can be chosen with a resistor from IPK pin to GND as given in Table 7-2. Figure 7-10 shows the dithering carrier and peak current perturbation waveforms to dither the switching frequency.



Figure 7-10. Frequency Dithering to Reduce Emissions



### 7.4.7 Slew Rate Control

The UCG2882x includes slew rate options for drain voltage reduction from switch node valley voltage to ground at the time of primary GaN HEMT turn-on. This GaN HEMT turn-on during valley switching happens at nearly zero current and incurs negligible additional losses with the slower turn-on due to slew rate control helping to meet various electromagnetic emission standards. Three slew rate options are available at 5V/ns, 7V/ns, and 10V/ns, which vary marginally based on the valley voltage, as shown in Figure 7-11.



Figure 7-11. GaN HEMT Turn-On Slew Rate Control

Select the required slew rate value using a resistor from CDX pin to GND as per values in Table 7-4. At the primary GaN HEMT turn-off instant, the increase in SW node voltage depends on  $I_{PK}$  and total switch node capacitance  $C_{SW}$ . A gate drive current controlled reduction in this turn-off slew rate can increase losses significantly. If such reduction in GaN HEMT turn-off slew rate is needed, add an additional capacitor from GaN HEMT drain (switch node) to GND to reduce the rate of increase in switch node voltage at this turn-off instant.



## 7.4.8 Transient Peak Power Capability

The UCG2882x supports min. 2x transient peak output power capability for applications which require bursts of high power for short durations of time. This is achieved without the need for oversizing the various components such as the transformer, power FETs etc. and the same flyback design is usable for min. 2x the continuous output power rating for short durations. With this, a 65W flyback converter designed with UCG28826 can deliver min. 130W transient peak output power for max. 120ms duration during high line and 10ms during low line operating conditions.

At high line input, the transient peak power delivery happens in DCM/QR modes of operation and is limited to max. 120ms duration as per OPPH protection described in Section 7.4.10.4. At low line input, due to limitations in power delivery from DCM/QR modes, the continuous conduction mode (CCM) extends the operation to min. 2x of the nominal power rating, and limited to max. 10ms duration. To limit from large output power delivery at high line input, the CCM mode is disabled for input bulk capacitor voltage higher than 200V DC. Further, CCM mode of operation at low line input (<200V DC) is limited to 10ms max. and device returns to 1st valley QR mode of operation if the transient output load does not reduce by the time of expiration of this 10ms timer. The CCM mode of operation is described in Section 7.4.2.4. Peak power delivery in DCM/QR modes at higher than 140W for longer than 120ms triggers OPPH fault, as detailed in Section 7.4.10.4. A min. 2x transient output power is supported, while max. instantaneous transient output power in DCM/QR/CCM modes depends on the input bulk capacitor voltage and the power stage component values and is limited in time by the respective CCM, OPPH, and OPPL timers.

## 7.4.9 X-Cap Discharge

Offline AC/DC power supplies use EMI filters with X-capacitors (X-cap) at the input. The UCG2882x includes an internal X-cap discharge circuit to completely discharge the X-cap and protect the user from an electric shock at the time of unplugging the power supply from mains input, as required by regulatory standards.

As shown in Figure 7-1, the X-cap is connected to the device HV pin through two diodes. No resistor is needed in this path. When the input line voltage is removed from the flyback converter, the X-cap is discharged with a current sink at the HV pin. The device ensures discharge of X-cap within <1s for line frequencies in the range from 45Hz to 66Hz for X-cap values up to  $1\mu F$ .



#### 7.4.10 Fault Protections

The UCG2882x offers different fault protections which can be programmed for auto-retry or latched response using suitable resistor on the FCL pin, as per values in Table 7-3. In auto-retry response, once a protection is triggered, switching stops for 1s duration and normal operation resumes thereafter, as shown in Figure 7-12. When latched response is used, on triggering a protection, the device waits for the supply voltage,  $V_{CC}$  to reduce below  $V_{VCC(OFF)}$  followed by recovery to greater than  $V_{VCC(REG)}$  to resume switching and normal operation, as shown in Figure 7-13.



Figure 7-12. Auto-Retry Fault Response



Figure 7-13. Latched Fault Response

#### 7.4.10.1 Brownout Protection

The device stops switching and enters brownout protection if input bulk capacitor voltage  $V_{BULK}$  reduces and stays below 98V (DC, or 70V (AC) input) for longer than 60 ms duration. This 60ms counter is reset if  $V_{BULK}$  exceeds 100V (DC) anytime before its expiration. Brownout protection avoids large primary currents and resultant conduction losses during irregular line input conditions. During low line input conditions,  $V_{BULK}$  can reduce below 98V (DC) in every line cycle with large  $P_{OUT}$ . During this time, since  $V_{BULK}$  recovers to greater than 100V (DC) in every line half cycle, the counter is reset, thereby avoiding brown-out fault from triggering and normal switching and power transfer can continue. Once brownout protection is triggered, the device auto-restarts after a 1s delay if  $V_{BULK}$  recovers to greater than 112V (DC, or 80V AC input) followed by soft start sequence to normal operation.



#### 7.4.10.2 Short-Circuit Protection

The UCG2882x includes an overcurrent protection circuit to detect and prevent damage during overload conditions. This can occur during short-circuit of transformer windings, SR FET drain-source terminals or the flyback converter output. The device detects primary currents exceeding I<sub>SCP</sub> (4.5A typ.) immediately after primary GaN HEMT turn-on and expiration of the leading edge blanking (LEB) time for SW node capacitance discharge to GND. If short-circuit current threshold is triggered for three consecutive cycles, a short-circuit fault is declared and switching stops. Fault response, auto-retry or latch, is as per selection with resistor on FCL pin.

#### 7.4.10.3 Output Overvoltage Protection

The device monitors output voltage from the SW pin. If  $V_{OUT}$  exceeds 25V, an overvoltage protection (OVP) is triggered and switching stops. This protection prevents from damage to the output capacitors in an output overvoltage event, and hence this is a latched fault. Care must be taken to use the right TR pin resistor value to avoid mis-triggering this protection. For a fixed output voltage design, use a transformer with primary-to-secondary turns ratio to match the output reflected voltage with the case of 20V output and the TR pin setting, to ensure that output overvoltage protection still triggers at 25% higher value from the nominal  $V_{OUT}$ .

## 7.4.10.4 Overpower Protection (OPP, LPS)

The limited power source (LPS) regulatory standards require the flyback converter output current and output power to not exceed 8A and 100W, respectively after 5s. The UCG28826 triggers over power protection (low, OPPL) for input power greater than 100W and/or output current (input referred) larger than  $I_{LPS}$  (7.5A) for longer than 4.2s duration, to prevent from excessive power delivery to the output in fault conditions. The device also supports transient load requirements of min. 2x the nominal output power rating (130W for 65W design) for up to 120ms beyond which over power protection (high, OPPH) is triggered. The device works in CCM mode for  $V_{BULK}$  <200V for a max. 10ms duration. In the UCG28828, the OPPL and LPS protections are disabled and OPPH protection threshold is extended to 190W.

#### 7.4.10.5 Overtemperature Protection

The UCG2882x offers overtemperature protection to prevent system operation at excessively high temperatures and limit the components from exceeding their maximum ambient temperature ratings. The device has separate internal overtemperature protection to limit the die temperature and an external overtemperature protection to monitor and limit the system temperature using a resistor with negative temperature coefficient (NTC). The internal overtemperature fault triggers when die temperature exceeds 150°C and switching stops. The device recovers to normal operation and switching resumes when the die temperature reduces below 140°C. The internal overtemperature protection is an auto-retry fault.

For the external overtemperature fault, connect the NTC between the FLT and AGND pins. To check for this fault, a  $75\mu A$  current is sourced from the FLT pin through the external resistor to ground. This current is sourced for a  $250\mu s$  on-time in every 10ms time period. An up-down counter increments every time when  $V_{FLT}$  is lower than 0.6V (typ.) with the sourced current. This counter decrements when  $V_{FLT}$  is higher than 0.6V (typ.) during the  $250\mu s$  duration. An external overtemperature fault is declared at a count of three, and this is a latched fault.

## 7.4.10.6 Open FB Protection

The UCG2882x monitors for open FB pin condition to prevent from excessive power being delivered to the output with FB pin voltage clamped to max. value when this occurs. This condition can occur with a faulty or open-circuited optocoupler or even large power (greater than flyback converter's rated power) drawn for long time durations. This protection is asserted when FB pin voltage exceeds the CCM entry threshold for >120ms.

#### 7.4.10.7 Error Codes for Protections

When the device enters fault mode after triggering one or more protections, an error code is sent on the CDX pin. This tells about the protection which is triggered, enables quick debugs during the power supply design process and faster time to market for the users. Figure 7-14 shows the error codes sent on the CDX pin for each of the protections. When a protection is triggered, the corresponding error code is sent three times on the CDX pin. Additionally, a pin configure error code is generated when UCG2882x detects a configure pin is open, or a non-valid resistor is connected to the configure pin, or internal CRC error in memory occurs. If multiple protections are triggered, the output code includes multiple 1s (logic high) corresponding to the protections triggered.



Figure 7-14. Error Codes on CDX Pin for Various Protections



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **8.1 Application Information**

The UCG28826 is a 65W AC/DC flyback converter with integrated 750V GaN HEMT and secondary side output voltage regulation using optocoupler. The device offers self-bias and auxless sensing to eliminate the need for transformer auxiliary winding to give a simpler and lower cost design. The UCG2882x with the integrated GaN HEMT is capable of switching up to 500kHz switching frequency to realize a small form factor and high power density flyback design.

## 8.2 Typical Application

The UCG28826 supports 65W AC/DC flyback designs which is useful for cellphone and notebook chargers, USB wall outlets, industrial power rails and server aux power supplies, amongst other applications. The integrated GaN HEMT and auxless sensing simplify the flyback design with the need to connect only key power stage components and the programming resistors to configure the design for the target application. Table 8-1 lists the design requirements for a typical 65W notebook charger.



Figure 8-1. Typical Application Schematic



### 8.2.1 Design Requirements

**Table 8-1. Design Parameters** 

| PARAMETER                    | TEST CONDITIONS          | MIN | TYP                             | MAX | UNIT |  |  |
|------------------------------|--------------------------|-----|---------------------------------|-----|------|--|--|
| Line input voltage           |                          | 90  | 115/230                         | 264 | VAC  |  |  |
| Input bulk capacitor voltage |                          | 80  |                                 |     | V    |  |  |
| Line frequency               |                          | 45  | 50/60                           | 66  | Hz   |  |  |
| Output voltage/current       | USB-PD output            |     | 5V/3A, 9V/3A, 15V/3A, 20V/3.25A |     |      |  |  |
| Output power                 |                          |     |                                 | 65  | W    |  |  |
| Output ripple                |                          |     |                                 | 200 | mV   |  |  |
| Efficiency                   |                          |     | >93% at full load               |     |      |  |  |
| No-load input power          |                          |     |                                 | 30  | mW   |  |  |
| Tiny load input power        | P <sub>OUT</sub> = 180mW |     |                                 | 300 | mW   |  |  |
| Switching frequency          |                          |     |                                 | 140 | kHz  |  |  |

## 8.2.2 Detailed Design Procedure

This section describes the method for calculating the power stage component values.

#### 8.2.2.1 Input Bulk Capacitor

The bulk capacitor includes one or more high voltage electrolytic capacitors in parallel at the output of the bridge rectifier. These are required for storing energy for the duration when instantaneous line input voltage reduces below its peak value while delivering rated output power. Input EMI filter design is outside the scope of this datasheet and not discussed.

It is required to maintain a certain minimum input bulk capacitor voltage ( $V_{BULKmin}$ ) to prevent from triggering brown-out and ensuring sufficient power delivery.  $V_{BULKmin}$  is assumed to be 75V for this design. The minimum required input bulk capacitance ( $C_{IN}$ ) can be estimated using Equation 2. Its value depends on the rated input power,  $V_{BULKmin}$ , min. AC line input voltage and the time duration for which this capacitor needs to support the output load without reducing below  $V_{BULKmin}$ .

$$C_{IN} = \frac{2P_{IN} x \left(\frac{1}{4f_{AC}} + \frac{1}{2\pi f_{AC}} arcsin\left(\frac{V_{BULKmin}}{\sqrt{2}V_{ACmin}}\right)\right)}{\left(\sqrt{2} V_{ACmin}\right)^2 - \left(V_{BULKmin}\right)^2}$$
(2)

Using above equation, min.  $C_{IN}$  value comes to 100 $\mu$ F for  $P_{OUT}$  of 65W, 93% efficiency at  $V_{ACmin}$  of 85VAC. Multiple capacitors can be used in parallel to realize this value to reduce total ESR and size of these capacitors.

### 8.2.2.2 Transformer Primary Inductance and Turns Ratio

The transformer turns ratio is limited by the primary GaN HEMT maximum drain-source voltage ( $V_{DS}$ ) rating and determines the secondary SR FET voltage rating and switching losses. The turns ratio is chosen as 6 for this design to reduce the snubber losses and improve efficiency. The UCG2882x supports turns ratio in the range from 6 to 7.875 for 20V output.

The transformer primary inductance determines the switching frequency through the range of flyback converter operation using UCG2882x. For this design, the switching frequency is assumed at half of the maximum limit of 140kHz, which is 70kHz at low line input 90VAC. At this input voltage and full load 65W, the converter operates in 1st valley QR mode and the demagnetization ringing duration is ignored to give duty cycle:

$$D_{max} = \frac{NV_{OUT}}{V_{IN} + NV_{OUT}} \tag{3}$$

where turns ratio N is given by the following:

$$N = \frac{N_P}{N_S} \tag{4}$$

From Equation 3 and Equation 4, the primary inductance is given by the following:

$$L_{M} = \frac{V_{BULKmin}^{2} \times D_{max}^{2} \times T_{SW} \times \eta}{2P_{OUTmax}}$$
(5)

Based on turns ratio equal to 6, the secondary SR FET voltage and current rating are calculated using Equation 6 and Equation 7 respectively. With 25% margin, use an SR FET of at least 100V and 24A rating.

$$V_{SRFET} = \frac{\sqrt{2}V_{ACmax}}{N} + V_{OUT} \tag{6}$$

$$I_{SEC,PK} = N \times I_{PRI,PK}$$
 (7)



#### 8.2.2.3 Output Capacitor

The output capacitor value is determined based on two specifications: output voltage ripple and output transient voltage response (overshoot/undershoot). The minimum capacitor value for a load step from no-load to full load is given by:

$$C_{OUT} = \frac{I_{step} \times t_{response}}{\Delta V_{OUT}} \tag{8}$$

Where.

- I<sub>step</sub> is the largest output current step
- t<sub>response</sub> is the loop response time
- ΔV<sub>OUT</sub> is the allowable output voltage change

$$t_{response} = \frac{0.33}{f_C} + T_{SW} \tag{9}$$

Where,

- f<sub>C</sub> is the approximate loop crossover frequency, set to 5kHz here
- T<sub>SW</sub> is the switching time period at the initial load condition before the load step

For crossover frequency of 3kHz, 250kHz switching frequency in burst mode, output current step of 3.25A and voltage undershoot and overshoot of 0.5V, the minimum required output capacitor value comes to 740µF. With margin for voltage and temperature derating, an 820µF capacitor is used.

#### 8.2.2.4 Selection Resistors

The UCG2882x offers programming options with resistors on IPK, TR, CDX and FCL pins for user to configure the device for their required configuration. Refer to Table 7-1, Table 7-2, Table 7-3 and Table 7-4 for resistor values to set a turns ratio of 6, 3.1A max. peak current, 1.03A min. peak current, CCM enabled, X-cap discharge enabled and 140kHz frequency clamp required for notebook charger application.



## 8.2.3 Application Curves

The figures below are measured on the 65W, universal input evaluation module for UCG28826. The waveforms show switching at different valleys for different output powers, frequency foldback and burst mode operation and no-load to full load transients with 20V and 5V output.

Yellow: SW node, Green: Input bulk capacitor voltage, Pink: FB pin voltage







## 8.3 Power Supply Recommendations

The UCG2882x is intended for use in AC/DC adapters with universal AC input in the range from 85VAC to 264VAC, 45Hz to 66Hz, using flyback topology for up to 65W output. While the UCG2882x is useful for USB-PD charger applications, this converter can also be used in other industrial applications with fixed output voltages at 12V, 24V, 36V, and so on. The TR pin resistor needs to be changed to accommodate such output voltages different from default 20V max. output voltage setting. On the secondary side feedback, output regulation can be achieved with a USB-PD controller or TL431 for fixed output designs.

UCG2882x uses self-biasing technology, eliminates the need of Flyback auxwinding, simplifies the design and improves the efficiency and simplifies the EMI design. The VCC voltage is self-regulated up to  $V_{VCC(REG)}$  level. Due to the self-biasing mechanism, a high frequency, low ESL 0.01 to 0.1 $\mu$ F ceramic capacitor is required to put as close as possible between VCC and GND pin.

Additionally, the overall VCC capacitance is selected based on the line frequency and line drop out test requirement. To minimize the converter standby power, the VCC capacitor needs to hold enough energy to provide the UCG2882x supply current in burst mode (I<sub>VCCSLEEP</sub>) through out half a line cycle. If the power supply needs to pass a line drop out test, VCC capacitor also needs to hold enough energy to provide the supply current in burst mode (I<sub>VCCSLEEP</sub>) through out the line drop out period. The VCC capacitance is determined by the larger holdup time of these two. Follow Equation 10 to select the corresponding capacitor value. Since the capacitance reduces with voltage applied, capacitance derating is needed.

$$C_{VCC} > (T_{holdup} \times I_{VCCSLEEP})/0.3V$$
 (10)

### 8.4 Layout

### 8.4.1 Layout Guidelines

To increase the reliability and feasibility of the design it is recommended to adhere to the following guidelines for PCB layout. These guidelines are general recommendations which can be followed for any power supply design and are generally topology-agnostic. The main theme in power supply layouts is to keep high current loops as small as possible to avoid coupling and any additional losses or false switching due to inaccurate sensing caused by board parasitics.

- 1. Minimize the high current loops to reduce parasitic capacitances and inductances. For UCG2882x, these are the primary side power loop, secondary side power loop and the leakage snubber loop.
- 2. Separate the device signal ground from the high current ground in order to isolate the switching noise away from the low voltage signals. For UCG2882x, the components on pins 4-11 are referenced to GND pins 3 and 10 which then connect to the device thermal pad and GND power plane and follows this recommendation.
- 3. The bypass capacitor on VCC pin must be placed as close as possible to the VCC and GND pins of the device
- 4. Route the trace from HV pin via the two diodes to X-capacitor orthogonal and away from the SW pin/trace to minimize switching noise coupling to the flyback converter input and avoid bypassing the EMI filter components.



The UCG28826 Evaluation Module User's Guide can be used as a reference when designing the circuit board.

## 8.4.2 Layout Example



Figure 8-11. Bottom Layer Layout of UCG28826EVM-093 Evaluation Board



## 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

## 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision \* (October 2024) to Revision A (May 2025)

Page

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

18-Jul-2025

www.ti.com

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| PUCG28826-1REZR       | Active | Preproduction | VQFN (REZ)   12 | 100   LARGE T&R       | -    | Call TI       | Call TI             | -40 to 105   |              |
| PUCG28826-1REZR.A     | Active | Preproduction | VQFN (REZ)   12 | 100   LARGE T&R       | -    | Call TI       | Call TI             | -40 to 105   |              |
| PUCG28826-1REZR.B     | Active | Preproduction | VQFN (REZ)   12 | 100   LARGE T&R       | -    | Call TI       | Call TI             | -40 to 105   |              |
| UCG28826-1REZR        | Active | Production    | VQFN (REZ)   12 | 100   LARGE T&R       | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 105   | UCG2882      |
|                       |        |               | ` , , ,         |                       |      |               |                     |              | NNNNC        |
| UCG28826-1REZR.A      | Active | Production    | VQFN (REZ)   12 | 100   LARGE T&R       | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 105   | UCG2882      |
|                       |        |               | . , ,           | ·                     |      |               |                     |              | NNNNC        |
| UCG28826-1REZR.B      | Active | Production    | VQFN (REZ)   12 | 100   LARGE T&R       | -    | Call TI       | Call TI             | -40 to 105   |              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 18-Jul-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 11-Jun-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCG28826-1REZR | VQFN            | REZ                | 12 | 100 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 11-Jun-2025



## \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|------|-----|-------------|------------|-------------|--|
| UCG28826-1REZR | VQFN         | REZ             | 12   | 100 | 346.0       | 346.0      | 33.0        |  |

# **PACKAGE OUTLINE**

**VQFN - 1 mm max height** 



PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated