



## SN74LVC244A Octal Buffer or Driver With 3-State Outputs

### 1 Features

- Operates From 1.65 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Specified From –40°C to +85°C and –40°C to +125°C
- Maximum t<sub>pd</sub> of 5.9 ns at 3.3 V
- Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> =  $25^{\circ}$ C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)
   2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Supports Mixed-Mode Signal Operation on All Ports (5-V Input or Output Voltage With 3.3-V V<sub>CC</sub>)
- I<sub>off</sub> Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
- Can Be Used as a Down Translator to Translate Inputs From a Maximum of 5.5 V Down to the V<sub>CC</sub> Level
- Available in Ultra Small Logic QFN Package (0.5 mm Maximum Height)
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model
  - 1000-V Charged-Device Model

### 2 Applications

- Servers
- LED Displays
- Network Switches
- Telecom Infrastructure
- Motor Drivers
- I/O Expanders

### **3 Description**

These octal bus buffers are designed for 1.65-V to 3.6-V VCC operation. The SN74LVC244A devices are designed for asynchronous communication between data buses.

|                | <b>Device Informati</b> | on                 |
|----------------|-------------------------|--------------------|
| PART NUMBER    | PACKAGE <sup>(1)</sup>  | BODY SIZE (NOM)    |
| SN74LVC244AN   | PDIP (20)               | 25.40 mm × 6.35 mm |
| SN74LVC244ANS  | SO (20)                 | 12.60 mm × 5.30 mm |
| SN74LVC244ADB  | SSOP (20)               | 7.50 mm × 5.30 mm  |
| SN74LVC244ADGV | TVSOP (20)              | 5.00 mm × 4.40 mm  |
| SN74LVC244ADW  | SOIC (20)               | 12.80 mm × 7.50 mm |
| SN74LVC244ARGY | VQFN (20)               | 4.50 mm × 3.50 mm  |
| SN74LVC244AZQN | BGA (20)                | 3.00 mm × 4.00 mm  |
| SN74LVC244APW  | TSSOP (20)              | 6.50 mm × 4.40 mm  |
| SN74LVC244ARWP | X1QFN (20)              | 2.50 mm × 3.30 mm  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



#### Pin numbers shown are for the DB, DGV, DW, N, NS, PW, and RGY package

### Logic Diagram (Positive Logic)



## **Table of Contents**

| 1 Features                           | 1  |
|--------------------------------------|----|
| 2 Applications                       | 1  |
| 3 Description                        | 1  |
| 4 Revision History                   |    |
| 5 Pin Configuration and Functions    |    |
| 6 Specifications                     | 5  |
| 6.1 Absolute Maximum Ratings         |    |
| 6.2 ESD Ratings                      |    |
| 6.3 Recommended Operating Conditions | 6  |
| 6.4 Thermal Information              | 6  |
| 6.5 Electrical Characteristics       | 7  |
| 6.6 Switching Characteristics        | 8  |
| 6.7 Operating Characteristics        |    |
| 6.8 Typical Characteristics          |    |
| 7 Parameter Measurement Information  |    |
| 8 Detailed Description               | 11 |
| 8.1 Overview                         |    |
| 8.2 Functional Block Diagram         |    |
| 5                                    |    |

| 11 |
|----|
| 11 |
| 12 |
| 12 |
| 12 |
| 13 |
| 4  |
| 14 |
| 4  |
| 15 |
| 15 |
| 15 |
| 15 |
| 15 |
| 15 |
|    |
| 15 |
|    |
|    |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision AB (November 2016) to Revision AC (October 2020)                                                                                                                                                                                                                                                                                                                                    | Page   |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document                                                                                                                                                                                                                                                                                                           |        |
| С | hanges from Revision AA (June 2016) to Revision AB (November 2016)                                                                                                                                                                                                                                                                                                                                       | Page   |
| • | Changed A2 to A4 for 2 OE in Pin Functions table                                                                                                                                                                                                                                                                                                                                                         | 3      |
| • | Added ambient temperature, T <sub>A</sub> for BGA package and all other packages in <i>Recommended Operatin Conditions</i>                                                                                                                                                                                                                                                                               |        |
| С | hanges from Revision Z (January 2015) to Revision AA (May 2016)                                                                                                                                                                                                                                                                                                                                          | Page   |
| • | Updated Device Information table to show all available packages                                                                                                                                                                                                                                                                                                                                          | 1      |
| • | Added RWP Package                                                                                                                                                                                                                                                                                                                                                                                        | 3      |
| • | Deleted GQN package from <i>Pin Functions</i> table                                                                                                                                                                                                                                                                                                                                                      |        |
| • | Added RWP thermal information to <i>Thermal Information</i> table and updated all thermal information for packages.                                                                                                                                                                                                                                                                                      | -      |
| • | Updated all values for ZQN column in Thermal Information table                                                                                                                                                                                                                                                                                                                                           |        |
| • | Added package type in <i>Thermal Information</i> table                                                                                                                                                                                                                                                                                                                                                   | 6      |
| С | hanges from Revision Y (September 2010) to Revision Z (January 2015)                                                                                                                                                                                                                                                                                                                                     | Page   |
| • | Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Inforr<br>table, Typical Characteristics, Feature Description section, Device Functional Modes, Application and<br>Implementation section, Power Supply Recommendations section, Layout section, Device and<br>Documentation Support section, and Mechanical, Packaging, and Orderable Information section | '<br>1 |
| • | Deleted Ordering Information table, see Mechanical, Packaging, and Orderable Information at the en datasheet.                                                                                                                                                                                                                                                                                            |        |

Updated Features.....1



### **5 Pin Configuration and Functions**





Figure 5-2. DB, DGV, DW, N, NS, and PW Packages 20-Pin SSOP, TVSOP, SOIC, PDIP, SO, and TSSOP Front View



Figure 5-4. RWP Package 20-Pin X1QFN Top View

Not to scale





Not to scale Figure 5-3. RGY Package 20-Pin VQFN Top View

#### SN74LVC244A SCAS414AC – NOVEMBER 1992 – REVISED OCTOBER 2020



|                 |                                          |     | 1   | Table 5-1. | Pin Functions    |
|-----------------|------------------------------------------|-----|-----|------------|------------------|
|                 |                                          | PIN |     |            |                  |
| NAME            | DB, DGV,<br>DW, N, NS,<br>PW, and<br>RGY | ZQN | RWP | ТҮРЕ       | DESCRIPTION      |
| 1A1             | 2                                        | A1  | 1   | I          | Port 1 A1 input  |
| 1A2             | 4                                        | B1  | 3   | I          | Port 1 A2 input  |
| 1A3             | 6                                        | C1  | 5   | I          | Port 1 A3 input  |
| 1A4             | 8                                        | D1  | 7   | I          | Port 1 A4 input  |
| 1 OE            | 1                                        | A2  | 20  | I          | Output enable    |
| 1Y1             | 18                                       | B4  | 17  | 0          | Port 1 Y1 output |
| 1Y2             | 16                                       | C4  | 15  | 0          | Port 1 Y2 output |
| 1Y3             | 14                                       | D4  | 13  | 0          | Port 1 Y3 output |
| 1Y4             | 12                                       | E4  | 11  | 0          | Port 1 Y4 output |
| 2A1             | 11                                       | E3  | 10  | I          | Port 2 A1 input  |
| 2A2             | 13                                       | D2  | 12  | I          | Port 2 A2 input  |
| 2A3             | 15                                       | C3  | 14  | I          | Port 2 A3 input  |
| 2A4             | 17                                       | B2  | 16  | I          | Port 2 A4 input  |
| 2 <u>OE</u>     | 19                                       | A4  | 18  | I          | Output enable    |
| 2Y1             | 9                                        | E2  | 8   | 0          | Port 2 Y1 output |
| 2Y2             | 7                                        | D3  | 6   | 0          | Port 2 Y2 output |
| 2Y3             | 5                                        | C2  | 4   | 0          | Port 2 Y3 output |
| 2Y4             | 3                                        | В3  | 2   | 0          | Port 2 Y4 output |
| GND             | 10                                       | E1  | 9   | _          | Ground           |
| V <sub>CC</sub> | 20                                       | A3  | 19  | _          | Power pin        |



### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                 |                                                          | MIN                   | MAX  | UNIT |
|------------------|-------------------------------------------------|----------------------------------------------------------|-----------------------|------|------|
| V <sub>CC</sub>  | Supply voltage                                  |                                                          | -0.5                  | 6.5  | V    |
| VI               | Input voltage <sup>(2)</sup>                    | -0.5                                                     | 6.5                   | V    |      |
| Vo               | Voltage range applied to any output in the high | -0.5                                                     | 6.5                   | V    |      |
| Vo               | Voltage range applied to any output in the high | -0.5                                                     | V <sub>CC</sub> + 0.5 | V    |      |
| I <sub>IK</sub>  | Input clamp current                             | V <sub>1</sub> < 0                                       |                       | -50  | mA   |
| I <sub>OK</sub>  | Output clamp current                            | V <sub>O</sub> < 0                                       |                       | -50  | mA   |
| I <sub>O</sub>   | Continuous output current                       |                                                          |                       | ±50  | mA   |
|                  | Continuous current through $V_{CC}$ or GND      |                                                          |                       | ±100 | mA   |
| P <sub>tot</sub> | Power dissipation                               | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C^{(4)}$ (5) |                       | 500  | mW   |
| TJ               | Junction temperature                            | •                                                        |                       | 150  | °C   |
| T <sub>stg</sub> | Storage temperature                             |                                                          | -65                   | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Section 6.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

(3) The value of  $V_{CC}$  is provided in the Section 6.3 table.

(4) For the DW package: above 70°C the value of  $P_{tot}$  derates linearly with 8 mW/K.

(5) For the DB, DGV, N, NS, and PW packages: above 60°C the value of P<sub>tot</sub> derates linearly with 5.5 mW/K.

### 6.2 ESD Ratings

|                   |                         |                                                                                | VALUE | UNIT |
|-------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                 | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESE</sub> |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 6.3 Recommended Operating Conditions

over recommended operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                               |                                    |                             | T <sub>A</sub> = 2 | 25°C                   | -40 TO | +85°C                  | C –40 TO +125°C |                        | UNIT  |
|-------------------------------|------------------------------------|-----------------------------|--------------------|------------------------|--------|------------------------|-----------------|------------------------|-------|
|                               |                                    |                             | MIN                | MAX                    | MIN    | MAX                    | MIN             | MAX                    | UNIT  |
|                               | Supply voltage                     | Operating                   | 1.65               | 3.6                    | 1.65   | 3.6                    | 1.65            | 3.6                    | V     |
| V <sub>CC</sub>               | Supply voltage                     | Data retention only         | 1.5                |                        | 1.5    |                        | 1.5             |                        | v     |
|                               | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub>      |                    | 0.65 × V <sub>CC</sub> |        | 0.65 × V <sub>CC</sub> |                 |                        |       |
| V <sub>IH</sub>               | High-level<br>input voltage        | $V_{CC}$ = 2.3 V to 2.7 V   | 1.7                |                        | 1.7    |                        | 1.7             |                        | V     |
|                               | par renage                         | $V_{CC}$ = 2.7 V to 3.6 V   | 2                  |                        | 2      |                        | 2               |                        |       |
| V <sub>IL</sub> input voltage |                                    | $V_{CC}$ = 1.65 V to 1.95 V |                    | $0.35 \times V_{CC}$   |        | $0.35 \times V_{CC}$   |                 | 0.35 × V <sub>CC</sub> |       |
|                               | Low-level<br>input voltage         | $V_{CC}$ = 2.3 V to 2.7 V   |                    | 0.7                    |        | 0.7                    |                 | 0.7                    | V     |
|                               | par renage                         | $V_{CC}$ = 2.7 V to 3.6 V   |                    | 0.8                    |        | 0.8                    |                 | 0.8                    |       |
| VI                            | Input voltage                      |                             | 0                  | 5.5                    | 0      | 5.5                    | 0               | 5.5                    | V     |
| Vo                            | Output voltage                     |                             | 0                  | V <sub>CC</sub>        | 0      | V <sub>CC</sub>        | 0               | V <sub>CC</sub>        | V     |
|                               |                                    | V <sub>CC</sub> = 1.65 V    |                    | -4                     |        | -4                     |                 | -4                     |       |
|                               | High-level                         | V <sub>CC</sub> = 2.3 V     |                    | -8                     |        | -8                     |                 | -8                     | mA    |
| I <sub>OH</sub>               | output current                     | V <sub>CC</sub> = 2.7 V     |                    | –12                    |        | -12                    |                 | -12                    | ШA    |
|                               |                                    | V <sub>CC</sub> = 3 V       |                    | -24                    |        | -24                    |                 | -24                    |       |
|                               |                                    | V <sub>CC</sub> = 1.65 V    |                    | 4                      |        | 4                      |                 | 4                      |       |
| 1                             | Low-level                          | V <sub>CC</sub> = 2.3 V     |                    | 8                      |        | 8                      |                 | 8                      | mA    |
| l <sub>ol</sub>               | output current                     | V <sub>CC</sub> = 2.7 V     |                    | 12                     |        | 12                     |                 | 12                     | III/A |
|                               |                                    | V <sub>CC</sub> = 3 V       |                    | 24                     |        | 24                     |                 | 24                     |       |
| T <sub>A</sub>                | Ambient                            | BGA package                 |                    |                        | -40    | 85                     |                 |                        | °C    |
| ١A                            | <sup>r</sup> A temperature         | All other packages          |                    |                        |        |                        | -40             | 125                    | U     |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating* CMOS Inputs, SCBA004.

### 6.4 Thermal Information

|                       |                                               | SN74LVC244A                 |                               |                             |                             |                            |                           |                              |                              |                               |      |
|-----------------------|-----------------------------------------------|-----------------------------|-------------------------------|-----------------------------|-----------------------------|----------------------------|---------------------------|------------------------------|------------------------------|-------------------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                 | DB <sup>(2)</sup><br>(SSOP) | DGV <sup>(2)</sup><br>(TVSOP) | DW <sup>(2)</sup><br>(SOIC) | ZQN <sup>(2)</sup><br>(BGA) | N <sup>(2)</sup><br>(PDIP) | NS <sup>(2)</sup><br>(SO) | PW <sup>(2)</sup><br>(TSSOP) | RGY <sup>(3)</sup><br>(VQFN) | RWP <sup>(3)</sup><br>(X1QFN) | UNIT |
|                       |                                               |                             |                               |                             | 20                          | PINS                       |                           |                              |                              |                               |      |
| R <sub>0JA</sub>      | Junction-to-ambient<br>thermal resistance     | 108.1                       | 128.7                         | 90.9                        | 198.7                       | 61.6                       | 90.1                      | 114.7                        | 50.3                         | 79.9                          | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top)<br>thermal resistance  | 70.2                        | 43.7                          | 55.3                        | 106.8                       | 46.5                       | 56.4                      | 48.4                         | 58.4                         | 63.2                          | °C/W |
| R <sub>0JB</sub>      | Junction-to-board<br>thermal resistance       | 63.3                        | 70.2                          | 58.8                        | 143.1                       | 42.5                       | 57.7                      | 65.6                         | 28.3                         | 46.4                          | °C/W |
| τιΨ                   | Junction-to-top<br>characterization parameter | 30.6                        | 3.1                           | 29.1                        | 24.1                        | 34.6                       | 28.4                      | 6.8                          | 4.9                          | 2.6                           | °C/W |
| Ψ <sub>ЈВ</sub>       | Junction-to-board characterization parameter  | 62.9                        | 69.5                          | 58.3                        | 119.6                       | 42.4                       | 57.2                      | 65.1                         | 28.4                         | 46.3                          | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance  | _                           | _                             | _                           | n/a                         | _                          | _                         | _                            | 22.7                         | 27.3                          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) The package thermal impedance is calculated in accordance with JESD 51-7.

(3) The package thermal impedance is calculated in accordance with JESD 51-5.



### **6.5 Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                                                                                            | V                     | T <sub>A</sub> =      | 25°C |      | -40 TO +8             | 5°C  | –40 TO +12           | UNIT |      |  |
|------------------|--------------------------------------------------------------------------------------------|-----------------------|-----------------------|------|------|-----------------------|------|----------------------|------|------|--|
| FARAMETER        | TEST CONDITIONS                                                                            | V <sub>cc</sub>       | MIN                   | TYP  | MAX  | MIN                   | MAX  | MIN                  | MAX  | UNIT |  |
| V <sub>OH</sub>  | I <sub>OH</sub> = -100 μA                                                                  | 1.65 V<br>to<br>3.6 V | V <sub>CC</sub> – 0.2 |      |      | V <sub>CC</sub> - 0.2 |      | V <sub>CC</sub> -0.3 |      |      |  |
|                  | I <sub>OH</sub> = -4 mA                                                                    | 1.65 V                | 1.29                  |      |      | 1.2                   |      | 1.05                 |      |      |  |
|                  | I <sub>OH</sub> = -8 mA                                                                    | 2.3 V                 | 1.9                   |      |      | 1.7                   |      | 1.55                 |      | V    |  |
|                  | L = 10 mA                                                                                  | 2.7 V                 | 2.2                   |      |      | 2.2                   |      | 2.05                 |      |      |  |
|                  | $I_{OH} = -12 \text{ mA}$                                                                  | 3 V                   | 2.4                   |      |      | 2.4                   |      | 2.25                 |      |      |  |
|                  | I <sub>OH</sub> = -24 mA                                                                   | 3 V                   | 2.3                   |      |      | 2.2                   |      | 2                    |      |      |  |
|                  | I <sub>OL</sub> = 100 μA                                                                   | 1.65 V<br>to<br>3.6 V |                       |      | 0.1  |                       | 0.2  |                      | 0.3  |      |  |
| V <sub>OL</sub>  | I <sub>OL</sub> = 4 mA                                                                     | 1.65 V                |                       |      | 0.24 |                       | 0.45 |                      | 0.6  | V    |  |
| · OL             | I <sub>OL</sub> = 8 mA                                                                     | 2.3 V                 |                       |      | 0.3  |                       | 0.7  |                      | 0.75 | •    |  |
|                  | I <sub>OL</sub> = 12 mA                                                                    | 2.7 V                 |                       |      | 0.4  |                       | 0.4  |                      | 0.6  |      |  |
|                  | I <sub>OL</sub> = 24 mA                                                                    | 3 V                   |                       |      | 0.55 |                       | 0.55 |                      | 0.8  |      |  |
| I <sub>I</sub>   | V <sub>I</sub> = 5.5 V or GND                                                              | 3.6 V                 |                       |      | ±1   |                       | ±5   |                      | ±20  | μA   |  |
| l <sub>off</sub> | V <sub>I</sub> or V <sub>O</sub> = 5.5 V                                                   | 0                     |                       |      | ±1   |                       | ±10  |                      | ±20  | μA   |  |
| I <sub>OZ</sub>  | V <sub>O</sub> = 0 to 5.5 V                                                                | 3.6 V                 |                       |      | ±1   |                       | ±10  |                      | ±20  | μA   |  |
|                  | $V_{I} = V_{CC}$ or GND                                                                    | 3.6 V                 |                       |      | 1    |                       | 10   |                      | 40   |      |  |
| I <sub>CC</sub>  | $\frac{1}{3.6 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}^{(1)}} I_{\text{O}} = 0$ | 3.0 V                 |                       |      | 1    |                       | 10   |                      | 40   | μA   |  |
| ΔI <sub>CC</sub> | One input at $V_{CC} - 0.6 V$ ,<br>Other inputs at $V_{CC}$ or GND                         |                       |                       |      | 500  |                       | 500  |                      | 5000 | μA   |  |
| C <sub>i</sub>   | V <sub>I</sub> = V <sub>CC</sub> or GND                                                    | 3.3 V                 |                       | 4    |      |                       |      |                      |      | pF   |  |
| Co               | V <sub>O</sub> = V <sub>CC</sub> or GND                                                    | 3.3 V                 |                       | 5.5  |      |                       |      |                      |      | pF   |  |

(1) This applies in the disabled state only.

### 6.6 Switching Characteristics

| over recommended of | perating free-air ten | nperature range ( | (unless otherwise noted | ) (see Figure 7-1) |
|---------------------|-----------------------|-------------------|-------------------------|--------------------|
|                     |                       |                   |                         | , (                |

| PARAMETER          | FROM    | то       | V               | T,  | ₄ = 25°C | -40 TO + | 125°C | UNIT |     |      |    |
|--------------------|---------|----------|-----------------|-----|----------|----------|-------|------|-----|------|----|
| PARAMETER          | (INPUT) | (OUTPUT) | V <sub>cc</sub> | MIN | TYP      | MAX      | MIN   | MAX  | MIN | MAX  |    |
|                    |         |          | 1.5 V           | 1   | 7        | 14.4     | 1     | 14.9 | 1   | 16.4 |    |
|                    |         |          | 1.8 V ± 0.15 V  | 1   | 5.9      | 10.4     | 1     | 10.9 | 1   | 12.4 |    |
| t <sub>pd</sub>    | А       | Y        | 2.5 V ± 0.2 V   | 1   | 4.2      | 7.4      | 1     | 7.9  | 1   | 10   | ns |
|                    |         |          | 2.7 V           | 1   | 4.2      | 6.7      | 1     | 6.9  | 1   | 8.2  |    |
|                    |         |          | 3.3 V ± 0.3 V   | 1.5 | 3.9      | 5.7      | 1.5   | 5.9  | 1.5 | 7.2  |    |
|                    | ŌĒ      |          | 1.5 V           | 1   | 8.3      | 17.8     | 1     | 18.3 | 1   | 19.8 | ns |
|                    |         | Y        | 1.8 V ± 0.15 V  | 1   | 6.4      | 12.1     | 1     | 12.6 | 1   | 14.1 |    |
| t <sub>en</sub>    |         |          | 2.5 V ± 0.2 V   | 1   | 4.6      | 9.1      | 1     | 9.6  | 1   | 11.7 |    |
|                    |         |          | 2.7 V           | 1   | 5        | 8.4      | 1     | 8.6  | 1   | 10.3 |    |
|                    |         |          | 3.3 V ± 0.3 V   | 1.5 | 4.5      | 7.4      | 1.5   | 7.6  | 1.5 | 9.4  |    |
|                    |         |          | 1.5 V           | 1   | 7.2      | 15.6     | 1     | 16.1 | 1   | 17.6 |    |
|                    |         |          | 1.8 V ± 0.15 V  | 1   | 5.8      | 11.6     | 1     | 12.1 | 1   | 13.6 |    |
| t <sub>dis</sub>   | ŌĒ      | Y        | 2.5 V ± 0.2 V   | 1   | 3.7      | 7.3      | 1     | 7.8  | 1   | 9.9  | ns |
|                    |         |          | 2.7 V           | 1   | 3.8      | 6.6      | 1     | 6.8  | 1   | 8.6  |    |
|                    |         |          | 3.3 V ± 0.3 V   | 1.5 | 3.8      | 6.3      | 1.5   | 6.5  | 1.5 | 8    |    |
| t <sub>sk(o)</sub> |         |          | 3.3 V ± 0.3 V   |     |          |          |       | 1    |     | 1.5  | ns |

## 6.7 Operating Characteristics

### T<sub>A</sub> = 25°C

|                 | PARAMETER                                       | TEST CONDITIONS  | V <sub>cc</sub> | TYP   | UNIT |    |
|-----------------|-------------------------------------------------|------------------|-----------------|-------|------|----|
| C <sub>pd</sub> | Power dissipation capacitance per buffer/driver |                  |                 | 1.8 V | 43   |    |
|                 |                                                 | Outputs enabled  | f = 10 MHz      | 2.5 V | 43   | pF |
|                 |                                                 |                  |                 | 3.3 V | 44   |    |
|                 |                                                 |                  |                 | 1.8 V | 1    | рг |
|                 |                                                 | Outputs disabled | f = 10 MHz      | 2.5 V | 1    |    |
|                 |                                                 |                  |                 | 3.3 V | 2    |    |



### 6.8 Typical Characteristics



### 7 Parameter Measurement Information



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.
- H. All parameters and waveforms are not applicable to all devices.

#### Figure 7-1. Load Circuit and Voltage Waveforms



### **8 Detailed Description**

#### 8.1 Overview

The SN74LVC244A device is organized as two 4-bit buffers/line drivers with separate output-enable ( OE) inputs. The device passes data from the A inputs to the Y outputs when  $\overline{OE}$  is low. The outputs are in the highimpedance state when  $\overline{OE}$  is high.  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor to ensure the highimpedance state during power up or power down; the minimum value of the resistor is determined by the current-sinking capability of the driver.

### 8.2 Functional Block Diagram



Pin numbers shown are for the DB, DGV, DW, N, NS, PW, and RGY packages.

#### Figure 8-1. Logic Diagram (Positive Logic)

### 8.3 Feature Description

- Allows down voltage translation
  - 5 V to 3.3 V
  - 5 V or 3.3 V to 1.8 V
- Inputs accept voltage levels up to 5.5 V
- It is available in ultra small logic 20 pin QFN package at 0.5 mm max height with 0.4 mm pitch.

### 8.4 Device Functional Modes

Table 8-1 lists the functional modes of the SN74LVC244A.

| Table 8-1. Function Table |     |        |  |  |  |  |  |  |
|---------------------------|-----|--------|--|--|--|--|--|--|
| INP                       | UTS | OUTPUT |  |  |  |  |  |  |
| ŌĒ                        | А   | Y      |  |  |  |  |  |  |
| L                         | Н   | Н      |  |  |  |  |  |  |
| L                         | L   | L      |  |  |  |  |  |  |
| Н                         | Х   | Hi-Z   |  |  |  |  |  |  |

### Table 9.1 Eurotion Table



### 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

SN74LVC244A is a high drive CMOS device that can be used for a multitude of bus interface type applications where output drive or PCB trace length is a concern. The inputs can accept voltages to 5.5 V at any valid  $V_{CC}$  making it ideal for down translation.

#### 9.2 Typical Application



Figure 9-1. Application Schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Avoid bus contention because it can drive currents in excess of maximum limits. The high drive will also create fast edges into light loads, so consider routing and load conditions to prevent ringing.

#### 9.2.2 Detailed Design Procedure

1. Recommended Input Conditions:

- For rise time and fall time specification, see ( $\Delta t / \Delta V$ ) in the Section 6.3 table.
- For specified high and low levels, see (V<sub>IH</sub> and V<sub>IL</sub>) in the Section 6.3 table.
- Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> max) in the Section 6.3 table at any valid  $V_{CC}$ .
- 2. Recommended maximum Output Conditions:
  - Load currents should not exceed (I<sub>O</sub> max) per output and should not exceed (Continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in the Section 6.1 table.
  - Outputs should not be pulled above  $V_{CC}$ .



#### 9.2.3 Application Curves



### **10 Power Supply Recommendations**

The power supply may be any voltage between the MIN and MAX supply voltage rating located in the Section 6.3 table.

Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. A 0.1  $\mu$ F capacitor is recommended for devices with a single supply. If there are multiple V<sub>CC</sub> terminals, then 0.01  $\mu$ F or 0.022  $\mu$ F capacitors are recommended for each power terminal. It is permissible to parallel multiple bypass capacitors to reject different frequencies of noise. Multiple bypass capacitors may be paralleled to reject different frequencies of noise. The bypass capacitor should be installed as close to the power terminal as possible for the best results.



### 11 Layout

### **11.1 Layout Guidelines**

Inputs should not float when using multiple bit logic devices. In many cases, functions or parts of functions of digital logic devices are unused. Some examples include situations when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 11-1 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally, they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient.

### 11.2 Layout Example



Figure 11-1. Layout Diagram



### **12 Device and Documentation Support**

### **12.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.5 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.



20-Feb-2021

### **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| SN74LVC244ADBR   | ACTIVE        | SSOP         | DB                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LC244A                  | Samples |
| SN74LVC244ADBRE4 | ACTIVE        | SSOP         | DB                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LC244A                  | Samples |
| SN74LVC244ADBRG4 | ACTIVE        | SSOP         | DB                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LC244A                  | Samples |
| SN74LVC244ADGVR  | ACTIVE        | TVSOP        | DGV                | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LC244A                  | Samples |
| SN74LVC244ADW    | ACTIVE        | SOIC         | DW                 | 20   | 25             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LVC244A                 | Samples |
| SN74LVC244ADWE4  | ACTIVE        | SOIC         | DW                 | 20   | 25             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LVC244A                 | Samples |
| SN74LVC244ADWG4  | ACTIVE        | SOIC         | DW                 | 20   | 25             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LVC244A                 | Samples |
| SN74LVC244ADWR   | ACTIVE        | SOIC         | DW                 | 20   | 2000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM   | -40 to 125   | LVC244A                 | Samples |
| SN74LVC244ADWRG4 | ACTIVE        | SOIC         | DW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LVC244A                 | Samples |
| SN74LVC244AN     | ACTIVE        | PDIP         | N                  | 20   | 20             | RoHS &<br>Non-Green | NIPDAU                        | N / A for Pkg Type   | -40 to 125   | SN74LVC244AN            | Samples |
| SN74LVC244ANSR   | ACTIVE        | SO           | NS                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LVC244A                 | Samples |
| SN74LVC244APW    | ACTIVE        | TSSOP        | PW                 | 20   | 70             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LC244A                  | Samples |
| SN74LVC244APWE4  | ACTIVE        | TSSOP        | PW                 | 20   | 70             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LC244A                  | Samples |
| SN74LVC244APWG4  | ACTIVE        | TSSOP        | PW                 | 20   | 70             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LC244A                  | Samples |
| SN74LVC244APWR   | ACTIVE        | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM   | -40 to 125   | LC244A                  | Samples |
| SN74LVC244APWRE4 | ACTIVE        | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LC244A                  | Samples |
| SN74LVC244APWRG3 | ACTIVE        | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM   | -40 to 125   | LC244A                  | Samples |
| SN74LVC244APWRG4 | ACTIVE        | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LC244A                  | Samples |
| SN74LVC244APWT   | ACTIVE        | TSSOP        | PW                 | 20   | 250            | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LC244A                  | Samples |
| SN74LVC244APWTE4 | ACTIVE        | TSSOP        | PW                 | 20   | 250            | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | LC244A                  | Samples |



20-Feb-2021

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                   |               |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| SN74LVC244APWTG4  | ACTIVE        | TSSOP        | PW                 | 20   | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | LC244A                  | Samples |
| SN74LVC244ARGYR   | ACTIVE        | VQFN         | RGY                | 20   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | LC244A                  | Samples |
| SN74LVC244ARGYRG4 | ACTIVE        | VQFN         | RGY                | 20   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | LC244A                  | Samples |
| SN74LVC244ARWPR   | ACTIVE        | X1QFN        | RWP                | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | LC244A                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

20-Feb-2021

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF SN74LVC244A :

• Automotive: SN74LVC244A-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 | -                  |      |      |                          | -                        |            |            |            |            |           | -                |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LVC244ADBR              | SSOP            | DB                 | 20   | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LVC244ADGVR             | TVSOP           | DGV                | 20   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC244ADWR              | SOIC            | DW                 | 20   | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LVC244ADWR              | SOIC            | DW                 | 20   | 2000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LVC244ADWRG4            | SOIC            | DW                 | 20   | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74LVC244ANSR              | SO              | NS                 | 20   | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74LVC244APWR              | TSSOP           | PW                 | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74LVC244APWR              | TSSOP           | PW                 | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74LVC244APWRG3            | TSSOP           | PW                 | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74LVC244APWRG4            | TSSOP           | PW                 | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74LVC244APWT              | TSSOP           | PW                 | 20   | 250  | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74LVC244ARGYR             | VQFN            | RGY                | 20   | 3000 | 330.0                    | 12.4                     | 3.8        | 4.8        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LVC244ARWPR             | X1QFN           | RWP                | 20   | 2000 | 178.0                    | 13.5                     | 2.85       | 3.65       | 0.75       | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

21-Feb-2022



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74LVC244ADBR              | SSOP         | DB              | 20   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74LVC244ADGVR             | TVSOP        | DGV             | 20   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74LVC244ADWR              | SOIC         | DW              | 20   | 2000 | 364.0       | 361.0      | 36.0        |
| SN74LVC244ADWR              | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVC244ADWRG4            | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVC244ANSR              | SO           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVC244APWR              | TSSOP        | PW              | 20   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74LVC244APWR              | TSSOP        | PW              | 20   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74LVC244APWRG3            | TSSOP        | PW              | 20   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74LVC244APWRG4            | TSSOP        | PW              | 20   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74LVC244APWT              | TSSOP        | PW              | 20   | 250  | 853.0       | 449.0      | 35.0        |
| SN74LVC244ARGYR             | VQFN         | RGY             | 20   | 3000 | 853.0       | 449.0      | 35.0        |
| SN74LVC244ARWPR             | X1QFN        | RWP             | 20   | 2000 | 189.0       | 185.0      | 36.0        |



www.ti.com

### TUBE



| *All | dimensions | are | nominal |
|------|------------|-----|---------|

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LVC244ADW   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74LVC244ADWE4 | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74LVC244ADWG4 | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74LVC244AN    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| SN74LVC244APW   | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| SN74LVC244APWE4 | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| SN74LVC244APWG4 | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |

# **PW0020A**



## **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



## PW0020A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PW0020A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## LAND PATTERN DATA



NOTES: Α. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **DB0020A**



## **PACKAGE OUTLINE**

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



# DB0020A

# **EXAMPLE BOARD LAYOUT**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0020A

# **EXAMPLE STENCIL DESIGN**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## **GENERIC PACKAGE VIEW**

### VQFN - 1 mm max height

PLASTIC QUAD FGLATPACK - NO LEAD

3.5 x 4.5, 0.5 mm pitch

**RGY 20** 

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





4225264/A

# **RGY0020A**



## **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGY0020A**

# **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGY0020A**

# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **RWP0020A**



## **PACKAGE OUTLINE**

### X1QFN - 0.5 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **RWP0020A**

# **EXAMPLE BOARD LAYOUT**

## X1QFN - 0.5 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



## **RWP0020A**

# **EXAMPLE STENCIL DESIGN**

## X1QFN - 0.5 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **DW0020A**



## **PACKAGE OUTLINE**

### SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DW0020A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated