

# LTspice Model Automotive ground sense comparator ROHM BA2903YFVM-M

# **Model Information**

Model A macro model

Call Name MDC\_BA2903YFVM-M\_LT

Pin Assign 1:OUT1 2:-IN1 3:+IN1 4:VEE 5:+IN2 6:-IN2 7:OUT2 8:VCC

File List Model Library MDC\_BA2903YFVM-M\_LT.lib

Model Report MDC\_BA2903YFVM-M\_LT.pdf(this file)

Verified Simulator Version LTspice(x64) 24.0.9

Note

#### References

The information which was used for modeling is as follow:

[Data Sheet]

Date/VersionProduct name2013.9.13 Rev.002BA2903YFVM-M

Company name
ROHM

[Characteristics listed]

Characteristics Normal operation

Circuit current
Input bias current
Input offset current
Input offset voltage
Output saturation voltage

Response time

#### **Simulation Condition**

This table shows the range of evaluated simulation range that was not occurs any convergence problems in this area.

| Item        | Condition | Unit  |
|-------------|-----------|-------|
| Temperature | 25        | deg C |





O: Implemented

×: Not Implemented
—: Not applicable

# **Model Functions Table**

# RANK=1

| Functions                 | RANK | Implemented |
|---------------------------|------|-------------|
| Normal operation          | 1    | 0           |
| Circuit current           | 1    | 0           |
| Input bias current        | 1    | 0           |
| Input offset current      | 1    | 0           |
| Input offset voltage      | 1    | 0           |
| Output saturation voltage | 1    | 0           |
| Response time             | 1    | 0           |



### Normal operation

Simulation results are following. Explanatory notes — : simulated

#### Testbench



# Normal operation

Simulation results are following. Explanatory notes — : simulated





### Normal operation

Simulation results are following. Explanatory notes — : simulated

#### Testbench





#### Normal operation

Simulation results are following. Explanatory notes — : simulated





Circuit current

Simulation results are following. Explanatory notes — : simulated



#### Circuit current

Simulation results are following. Explanatory notes — : simulated





Input bias current

Simulation results are following. Explanatory notes — : simulated

#### Testbench U1 OUT1 VCC OUT1 VCC IN--IN1 OUT2 IN+ +IN1 -IN2 **VEE** +IN2 .lib MDC\_BA2903YFVM-M\_LT01.lib VIN-VIN+ **VEE VVCC** 0 3 0 .dc VVCC 2 36 0.1 .temp 25 .options tnom=25 plotwinsize=0

Input bias current

© 2024 MoDeCH inc.

Simulation results are following.





Input offset current

Simulation results are following. Explanatory notes — : simulated

#### Testbench U1 OUT1 VCC OUT1 VCC IN--IN1 OUT2 IN+ +IN1 -IN2 **VEE** +IN2 .lib MDC\_BA2903YFVM-M\_LT01.lib VIN-VEE **VVCC** VIN+ 0 3 0 .dc VVCC 2 36 0.1 .temp 25 .options tnom=25 plotwinsize=0

Input offset current

Simulation results are following.





Input offset voltage

Simulation results are following. Explanatory notes — : simulated

#### Testbench



Input offset voltage
Simulation results are following.
Explanatory notes — : simulated

© 2024 MoDeCH inc.





Output saturation voltage

Simulation results are following.

Explanatory notes — : simulated



Output saturation voltage

© 2024 MoDeCH inc.

Simulation results are following.



Feb 29,2024 Rev 1.0



Response time( $L\rightarrow H$ )

Simulation results are following. Explanatory notes — : simulated



Response time( $L\rightarrow H$ )

Simulation results are following.



Figure 21. L→H 応答時間 ー オーバードライブ電圧特性 (VCC=5V, V<sub>RL</sub>=5V, R<sub>L</sub>=5.1kΩ)



Response time( $H\rightarrow L$ )

Simulation results are following. Explanatory notes — : simulated



Response time( $H\rightarrow L$ )

Simulation results are following.



Figure 23. H→L 応答時間ーオーバードライブ電圧特性 (VCC=5V, V<sub>RL</sub>=5V, R<sub>L</sub>=5.1kΩ)



## **DISCLAIMER**

- 1. This SPICE (Simulation Program with Integrated Circuit Emphasis) model and its content (the "Contents") are copyright of MoDeCH Inc. All rights reserved. Any redistribution or reproduction of any or all part of the Contents in any form is prohibited without express written permission made by MoDeCH Inc.
- MoDeCH Inc. as licensor (the "Licensor") hereby grants to you, as licensee (the "Licensee"), a nonexclusive, non-transferable license to use the Contents as long as you abide by the terms and conditions of this DISCLAIMER.
- 3. The Licensee is not authorized to sell, loan, rent and redistribute or license the Contents in whole or in part, or in modified form, to anyone.
- 4. The Licensor shall in no way be liable to the Licensee or any third party for any loss or damage (including ,but not limited to, lost profits, or other incidental, consequential, or punitive damages), however caused (including through negligence) which may be directly or indirectly suffered from, arising out of, or in connection with, any use of the Contents.
- 5. Notwithstanding anything contained in this DISCLAIMER, in no event shall Licensor be liable for any claims, damages or loss which may arise from the modification, combination, operation or use of the Contents with the Licensee's computer programs.
- 6. The Licensor does not warrant that the Contents will function in any environment.
- 7. The Contents may be changed or updated without notice. MoDeCH Inc. may also make improvements and/or changes in the products, pricing and/or the programs related to the Contents at any time without notice.



MoDeCH Inc.

**Head Office** 

Location: 5-15 Yokoyama-cho, Hachioji-Shi, Tokyo 192-0081, Japan

Tel:+81-42-656-3360

E-Mail:model-on-support@modech.co.jp

URL:http://www.modech.com/en/

Feb 29,2024 Rev 1.0