

# PSpice Model Low Side Driver STMicroelectronics VNL5090S5-E

## **Model Information**

Model A macro model

Call Name MDC\_VNL5090S5-E\_PS

Pin Assign 1:SUPPLY\_VOLTAGE 2: INPUT 3:STATUS 4:N.C 5:DRAIN1

6:SOURCE1 7:SOURCE2 8:DRAIN2

File List Model Library MDC\_VNL5090S5-E\_PS01.lib

Model Report MDC\_VNL5090S5-E\_PS.pdf (this file)

Verified Simulator Version OrCAD Ver17.2

Note

#### References

The information which was used for modeling is as follow:

[Data Sheet]

● Date/Version November 2018 / DS8791 Rev 8

Product nameCompany nameVNL5090S5-ESTMicroelectronics

[Characteristics listed]

Characteristics Current limitation

Under voltage
Open load detection

Overvoltage clamp protection

Input Clamp Supply Clamp Status Clamp

#### **Simulation Condition**

This table shows the range of evaluated simulation range that was not occurs any convergence problems in this area.

| Item        | Condition | Unit  |
|-------------|-----------|-------|
| Temperature | 25        | deg C |



**Model Functions Table** 

# Driver, IPD

O:Implemented

×: Not Implemented

—: Not applicable

# RANK=2

|                         | 10 11 11 2 |             |
|-------------------------|------------|-------------|
| Functions               | RANK       | Implemented |
| Truth Table             | 1          | 0           |
| On Resistance           | 1          | 0           |
| Switching(Typ.)         | 1          | 0           |
| UVLO                    | 1          | -           |
| VH/VIL-VDD              | 1          | -           |
| Clamp Voltage           | 1          | 0           |
| Propagation delay       | 1          | -           |
| Over Current Protection | 2          | 0           |
| Over Voltage Protection | 2          | -           |



#### **Normal operation Testbench**



Simulation results are following. Explanatory notes — : simulated

#### **Normal operation**





Simulation results are following. Explanatory notes — : simulated

#### **Normal operation**

# $t_{d(ON)}, t_r$



# $t_{d(OFF)}, t_{f}$





#### **Current limitation Testbench**



Simulation results are following. Explanatory notes — : simulated

#### **Current limitation**





#### Overvoltage clamp Testbench



Simulation results are following. Explanatory notes — : simulated

#### Overvoltage clamp





#### **Open load detection Testbench**



Simulation results are following. Explanatory notes — : simulated

#### Open load detection





#### **Under voltage Testbench**



Simulation results are following. Explanatory notes — : simulated

#### **Under voltage**





## **Input Voltage Testbench**



Simulation results are following. Explanatory notes — : simulated

#### **Input Voltage**





#### **Input Current Testbench**



Simulation results are following. Explanatory notes — : simulated

#### **Input Current**





#### **Input Clamp Voltage Testbench**



Simulation results are following. Explanatory notes — : simulated

# **Input Clamp Voltage**





### **Supply Current off Testbench**



Simulation results are following. Explanatory notes — : simulated

#### **Supply Current off**





# **Supply Current on Testbench**



Simulation results are following. Explanatory notes — : simulated

#### **Supply Current on**





### **Supply Clamp Voltage Testbench**



Simulation results are following. Explanatory notes — : simulated

#### **Supply Clamp Voltage**





#### **Status Voltage Testbench**



Simulation results are following. Explanatory notes — : simulated

#### Status Voltage





#### **Status Current Testbench**



Simulation results are following. Explanatory notes — : simulated

#### **Status Current**





#### **Status Clamp Voltage Testbench**



Simulation results are following. Explanatory notes — : simulated

#### **Status Clamp Voltage**





#### **DISCLAIMER**

- 1. This SPICE (Simulation Program with Integrated Circuit Emphasis) model and its content (the "Contents") are copyright of MoDeCH Inc. All rights reserved. Any redistribution or reproduction of any or all part of the Contents in any form is prohibited without express written permission made by MoDeCH Inc.
- MoDeCH Inc. as licensor (the "Licensor") hereby grants to you, as licensee (the "Licensee"), a nonexclusive, non-transferable license to use the Contents as long as you abide by the terms and conditions of this DISCLAIMER.
- 3. The Licensee is not authorized to sell, loan, rent and redistribute or license the Contents in whole or in part, or in modified form, to anyone.
- 4. The Licensor shall in no way be liable to the Licensee or any third party for any loss or damage (including ,but not limited to, lost profits, or other incidental, consequential, or punitive damages), however caused (including through negligence) which may be directly or indirectly suffered from, arising out of, or in connection with, any use of the Contents.
- 5. Notwithstanding anything contained in this DISCLAIMER, in no event shall Licensor be liable for any claims, damages or loss which may arise from the modification, combination, operation or use of the Contents with the Licensee's computer programs.
- 6. The Licensor does not warrant that the Contents will function in any environment.
- 7. The Contents may be changed or updated without notice. MoDeCH Inc. may also make improvements and/or changes in the products, pricing and/or the programs related to the Contents at any time without notice.



MoDeCH Inc.

**Head Office** 

Location: 5-15 Yokoyama-cho, Hachioji-Shi, Tokyo 192-0081, Japan

Tel:+81-42-656-3360

E-Mail:model-on-support@modech.co.jp

URL:http://www.modech.com/en/

Sep,29,2022 Rev 1.0