# PRL-430LP DUAL CHANNEL DIFFERENTIAL LVPECL RECEIVER

#### APPLICATIONS

- Converts Single-ended Input Signals into Differential Signals for driving long lines
- Ideal for receiving Differential Signals from Long Lines
- Converts GHz Sine Wave Signals into Differential LVPECL Signals
- An Essential Lab Tool for Working with GHz LVPECL Circuits

### FEATURES

- 3 GHz  $f_{MAX}$
- Single-ended or Differential Inputs Internal 50 Ω/V<sub>TT</sub> Input Terminations also accept Sinewave or AC coupled Signals
- V<sub>TT</sub> equals -+1.3 V for LVPECL
- Complementary Outputs drive 50  $\Omega$  loads terminated to  $V_{TT}$  or AC coupled 50  $\Omega$  loads
- DC Coupled I/O's Compatible with ECLinPS or 10KH Devices
- SMA I/O Connectors
- Ready-to-Use 1.3 x 2.9 x 2.2-in. Module includes a ±8.5V AC/DC Adapter



PRL-430LP Differential LVPECL Receiver

## DESCRIPTION

The PRL-430LP is a dual channel, differential or single-ended input LVPECL receiver module with complementary outputs. It is intended for converting single-ended signals, including GHz sine waves, into differential LVPECL signals for driving long lines and for receiving differential signals from long lines.

A switch selects either single-ended or differential inputs, as shown in Fig. 1A. In the differential input mode, both inputs D and  $\overline{D}$  are terminated internally into 50  $\Omega/V_{TT}$ , where  $V_{TT}$  is equal to +1.3 V for LVPECL. In the differential input mode, therefore, either one or both inputs can accept AC coupled signals as well. In the single input mode, signals should be connected to the D inputs only. The  $\overline{D}$  inputs are switched internally to  $V_{BB}$ , nominally +2.0 V for LVPECL, and termination resistors  $\overline{R}_{T}$ 's for the  $\overline{D}$  input channels are changed to 62  $\Omega$ . Complementary outputs of both models are designed for driving 50  $\Omega$  loads terminated into  $V_{TT}$  or AC coupled 50  $\Omega$  loads

The PRL-430LP complementary outputs must be used together for driving differential LVPECL inputs only, because the reduced output logic swing of 400 mVp-p, due to short circuit protection reasons, is not logic level compatible with a single-ended LVPECL input.

The PRL-430LP is housed in a 1.3 x 2.9 x 2.2-in. extruded aluminum enclosure and is supplied with a  $\pm 8.5$ V AC/DC Adapter. If mounting is desired, a pair of 35001420 mounting brackets can accommodate two PRL modules of the same length. A number of PRL modules can also share a single  $\pm 8.5$ V AC/DC adaptor using the PRL-730 or PRL-746 voltage distribution module. Please see the Accessories Section for more detail.



1234 Francisco Street, Torrance, CA 90502 Tel: 310-515-5330 Fax: 310-515-0068 Email: <u>sales@pulseresearchlab.com</u> www.pulseresearchlab.com

| Symbol            | Parameter                                                    | PRL-430LP       |             |              | Unit | Notes    |
|-------------------|--------------------------------------------------------------|-----------------|-------------|--------------|------|----------|
|                   |                                                              | Min             | Тур         | Max          |      |          |
| R <sub>in</sub>   | Input Resistance                                             | 49.5            | 50          | 50.5         | Ω    |          |
| V <sub>TT</sub>   | D Input Termination Voltage<br>(fixed)                       | 1.18            | 1.3         | 1.43         | V    |          |
| VT                | $\overline{\mathrm{D}}$ Input Termination Voltage (variable) | 1.18/<br>1.8    | 1.3/<br>2.0 | 1.43/<br>2.2 | V    |          |
| V <sub>IL</sub>   | Input Lo Voltage                                             | 1.35            | 1.48        | 1.67         | V    |          |
| $V_{\mathrm{IH}}$ | Input Hi Voltage                                             | 2.08            | 2.28        | 2.42         | V    |          |
| V <sub>OL</sub>   | Output Lo Voltage                                            | 1.35            | 1.48        | 1.61         | V    |          |
| V <sub>OH</sub>   | Output Hi Voltage                                            | 2.15            | 2.28        | 2.51         | V    |          |
| IDC               | DC Input Current                                             |                 | 215         | 230          | mA   |          |
| V <sub>DC</sub>   | DC Input Voltage                                             | 7.5             | 8.5         | 12           | V    |          |
| VAC               | AC/DC Adapter Input Voltage                                  | 103             | 115         | 127          | V    |          |
| TPLH              | Propagation Delay to output $\uparrow$                       |                 | 750         | 950          | ps   |          |
| TPHL              | Propagation Delay to output $\downarrow$                     |                 | 750         | 950          | ps   |          |
| $t_r/t_f$         | Rise/Fall Times (20%-80%)                                    |                 | 220         | 300          | ps   | Note (1) |
| tSKEW             | Skew between Q& $\overline{Q}$ outputs                       |                 | 20          | 75           | ps   |          |
| f <sub>MAX</sub>  | Max clock frequency                                          | 2.5             | 3           |              | GHz  | Note (2) |
| V <sub>CMR</sub>  | Common Mode Range                                            | 2               |             | 3.3          | V    |          |
|                   | Size                                                         | 1.3 x 2.9 x 2.2 |             |              | in.  |          |
|                   | Weight                                                       |                 | 5           |              | Oz   |          |

## SPECIFIC ATIONS\* ( $0^{\circ} C \le T_A \le 35^{\circ}C$ )



Fig. 1 PRL-430LP Block Diagram

Notes:



