

# **BC66** Hardware Design

#### **NB-IoT Module Series**

Rev. BC66\_Hardware\_Design\_V1.1

Date: 2018-11-14

Status: Released



Our aim is to provide customers with timely and comprehensive service. For any assistance, please contact our company headquarters:

#### **Quectel Wireless Solutions Co., Ltd.**

7<sup>th</sup> Floor, Hongye Building, No.1801 Hongmei Road, Xuhui District, Shanghai 200233, China

Tel: +86 21 5108 6236 Email: info@quectel.com

#### Or our local office. For more information, please visit:

http://www.quectel.com/support/sales.htm

#### For technical support, or to report documentation errors, please visit:

http://www.quectel.com/support/technical.htm

Or email to: <a href="mailto:support@quectel.com">support@quectel.com</a>

#### **GENERAL NOTES**

QUECTEL OFFERS THE INFORMATION AS A SERVICE TO ITS CUSTOMERS. THE INFORMATION PROVIDED IS BASED UPON CUSTOMERS' REQUIREMENTS. QUECTEL MAKES EVERY EFFORT TO ENSURE THE QUALITY OF THE INFORMATION IT MAKES AVAILABLE. QUECTEL DOES NOT MAKE ANY WARRANTY AS TO THE INFORMATION CONTAINED HEREIN, AND DOES NOT ACCEPT ANY LIABILITY FOR ANY INJURY, LOSS OR DAMAGE OF ANY KIND INCURRED BY USE OF OR RELIANCE UPON THE INFORMATION. ALL INFORMATION SUPPLIED HEREIN IS SUBJECT TO CHANGE WITHOUT PRIOR NOTICE.

#### COPYRIGHT

THE INFORMATION CONTAINED HERE IS PROPRIETARY TECHNICAL INFORMATION OF QUECTEL WIRELESS SOLUTIONS CO., LTD. TRANSMITTING, REPRODUCTION, DISSEMINATION AND EDITING OF THIS DOCUMENT AS WELL AS UTILIZATION OF THE CONTENT ARE FORBIDDEN WITHOUT PERMISSION. OFFENDERS WILL BE HELD LIABLE FOR PAYMENT OF DAMAGES. ALL RIGHTS ARE RESERVED IN THE EVENT OF A PATENT GRANT OR REGISTRATION OF A UTILITY MODEL OR DESIGN.

Copyright © Quectel Wireless Solutions Co., Ltd. 2018. All rights reserved.



## **About the Document**

## **History**

| Revision | Date       | Author                    | Description                                                 |
|----------|------------|---------------------------|-------------------------------------------------------------|
| 1.0      | 2018-08-24 | Speed SUN/<br>Newgate HUA | Initial                                                     |
| 1.1      | 2018-11-14 | Newgate HUA               | Updated supported bands and involved RF parameters of BC66. |



#### **Contents**

| Ab  | out th               | e Doc  | ument                             | 2  |  |  |  |  |
|-----|----------------------|--------|-----------------------------------|----|--|--|--|--|
| Со  | ntents               | ·      |                                   | 3  |  |  |  |  |
| Tal | ble Inc              | lex    |                                   | 5  |  |  |  |  |
| Fig | jure In              | dex    |                                   | 6  |  |  |  |  |
| 1   | Introduction         |        |                                   |    |  |  |  |  |
| -   | 1.1.                 |        | ety Information                   |    |  |  |  |  |
| 2   | Prod                 | luct C | oncept                            | 0  |  |  |  |  |
| _   | 2.1.                 |        | neral Description                 |    |  |  |  |  |
|     | 2.2.                 |        | Features                          |    |  |  |  |  |
|     | 2.3.                 | •      | ctional Diagram                   |    |  |  |  |  |
|     | 2.4.                 |        | elopment Board                    |    |  |  |  |  |
| 3   | Appl                 | icatio | n Interfaces                      | 13 |  |  |  |  |
|     | 3.1.                 |        | neral Description                 |    |  |  |  |  |
|     | 3.2.                 |        | Assignment                        |    |  |  |  |  |
|     | 3.3.                 | Pin l  | Description                       | 15 |  |  |  |  |
|     | 3.4.                 | Ope    | erating Modes                     | 18 |  |  |  |  |
|     | 3.5.                 | 19     |                                   |    |  |  |  |  |
|     | 3.6.                 | Pow    | ver Supply                        | 20 |  |  |  |  |
|     | (                    | 3.6.1. | Power Supply Pins                 | 20 |  |  |  |  |
|     | (                    | 3.6.2. | Reference Design for Power Supply | 21 |  |  |  |  |
|     | 3.7.                 | Pow    | ver up/Power down Scenarios       | 21 |  |  |  |  |
|     | ,                    | 3.7.1. | Turn on                           | 21 |  |  |  |  |
|     | ,                    | 3.7.2. | Turn off                          | 23 |  |  |  |  |
|     | (                    | 3.7.3. | Reset the Module                  | 24 |  |  |  |  |
|     | 3.8.                 | UAF    | RT Interfaces                     | 25 |  |  |  |  |
|     | (                    | 3.8.1. | Main UART Port                    | 26 |  |  |  |  |
|     | ,                    | 3.8.2. | Debug UART Port                   | 26 |  |  |  |  |
|     | ,                    | 3.8.3. | Auxiliary UART Port               | 27 |  |  |  |  |
|     | (                    | 3.8.4. | UART Application                  | 27 |  |  |  |  |
|     | 3.9. SPI Interface   |        |                                   |    |  |  |  |  |
|     | 3.10. USIM Interface |        |                                   |    |  |  |  |  |
|     | 3.11. ADC Interface  |        |                                   |    |  |  |  |  |
|     | 3.12. RI Behaviors*  |        |                                   |    |  |  |  |  |
|     | 3.13.                | Netv   | work Status Indication*           | 32 |  |  |  |  |
| 4   | Ante                 | nna Ir | nterface                          | 34 |  |  |  |  |
|     | 4.1.                 | Pin l  | Definition                        | 34 |  |  |  |  |
|     | 4.2.                 | Ope    | erating Frequencies               | 34 |  |  |  |  |
|     | 4.3.                 | RF A   | Antenna Reference Design          | 35 |  |  |  |  |
|     | 4.4.                 | Refe   | erence Design of RF Layout        | 36 |  |  |  |  |



|   | 4.5.                  | Antenna Requirements                              | 38 |  |  |
|---|-----------------------|---------------------------------------------------|----|--|--|
|   | 4.6.                  | RF Output Power                                   | 39 |  |  |
|   | 4.7.                  | RF Receiving Sensitivity                          | 40 |  |  |
|   | 4.8.                  | Recommended RF Connector for Antenna Installation | 41 |  |  |
| 5 | Elect                 | rical and Reliability Characteristics             | 43 |  |  |
|   | 5.1.                  | Operation and Storage Temperatures                | 43 |  |  |
|   | 5.2.                  | Current Consumption                               | 43 |  |  |
|   | 5.3.                  | Electrostatic Discharge                           | 45 |  |  |
| 6 | Mechanical Dimensions |                                                   |    |  |  |
|   | 6.1.                  | Mechanical Dimensions of the Module               | 47 |  |  |
|   | 6.2.                  | Recommended Footprint                             | 49 |  |  |
|   | 6.3.                  | Top and Bottom Views of the Module                | 50 |  |  |
| 7 | Stora                 | age, Manufacturing and Packaging                  |    |  |  |
|   | 7.1.                  | Storage                                           | 51 |  |  |
|   | 7.2.                  | Manufacturing and Soldering                       | 52 |  |  |
|   | 7.3.                  | Packaging                                         | 53 |  |  |
|   | 7                     | 7.3.1. Tape and Reel Packaging                    | 53 |  |  |
| 8 | Appe                  | endix A References                                | 55 |  |  |



#### **Table Index**

| TABLE 1: FREQUENCY BANDS OF BC66 MODULE                                         | 9  |
|---------------------------------------------------------------------------------|----|
| TABLE 2: BC66 KEY FEATURES                                                      | 10 |
| TABLE 3: I/O PARAMETERS DEFINITION                                              | 15 |
| TABLE 4: PIN DESCRIPTION                                                        | 15 |
| TABLE 5: OVERVIEW OF OPERATING MODES                                            | 18 |
| TABLE 6: POWER SUPPLY PINS                                                      | 20 |
| TABLE 7: PWRKEY PIN                                                             | 21 |
| TABLE 8: RESET PIN                                                              | 24 |
| TABLE 9: PIN DEFINITION OF UART INTERFACES                                      | 25 |
| TABLE 10: PIN DEFINITION OF SPI INTERFACE                                       | 30 |
| TABLE 11: PIN DEFINITION OF USIM INTERFACE                                      | 31 |
| TABLE 12: PIN DEFINITION OF ADC INTERFACE                                       | 32 |
| TABLE 13: PIN DEFINITION OF NB-IOT ANTENNA INTERFACE                            | 34 |
| TABLE 14: MODULE OPERATING FREQUENCIES                                          | 34 |
| TABLE 15: ANTENNA CABLE INSERTION LOSS REQUIREMENTS                             | 38 |
| TABLE 16: REQUIRED ANTENNA PARAMETERS                                           | 38 |
| TABLE 17: RF CONDUCTED OUTPUT POWER                                             | 39 |
| TABLE 18: RECEIVING SENSITIVITY (WITH RF RETRANSMISSIONS)                       | 40 |
| TABLE 19: OPERATION AND STORAGE TEMPERATURES                                    | 43 |
| TABLE 20: MODULE CURRENT CONSUMPTION                                            | 44 |
| TABLE 21: ELECTROSTATIC DISCHARGE CHARACTERISTICS (25°C, 45% RELATIVE HUMIDITY) | 46 |
| TABLE 22: RECOMMENDED THERMAL PROFILE PARAMETERS                                | 52 |
| TABLE 23: RELATED DOCUMENTS                                                     | 55 |
| TABLE 24: TERMS AND ABBREVIATIONS                                               | 55 |



## Figure Index

| FIGURE 1: FUNCTIONAL DIAGRAM                                                      | 12 |
|-----------------------------------------------------------------------------------|----|
| FIGURE 2: PIN ASSIGNMENT                                                          | 14 |
| FIGURE 3: MODULE POWER CONSUMPTION IN DIFFERENT MODES                             | 19 |
| FIGURE 4: TIMING OF WAKING UP MODULE FROM PSM                                     | 20 |
| FIGURE 5: REFERENCE CIRCUIT FOR POWER SUPPLY                                      | 21 |
| FIGURE 6: TURN ON THE MODULE USING DRIVING CIRCUIT                                | 22 |
| FIGURE 7: TURN ON THE MODULE USING KEYSTROKE                                      | 22 |
| FIGURE 8: POWER UP TIMING                                                         | 22 |
| FIGURE 9: POWER DOWN TIMING (POWER OFF BY AT COMMAND)                             | 23 |
| FIGURE 10: POWER DOWN TIMING (POWER OFF BY DISCONNECTING VBAT)                    | 23 |
| FIGURE 11: REFERENCE CIRCUIT OF RESET BY USING DRIVING CIRCUIT                    | 24 |
| FIGURE 12: REFERENCE CIRCUIT OF RESET BY USING BUTTON                             | 24 |
| FIGURE 13: RESET TIMING                                                           | 25 |
| FIGURE 14: REFERENCE DESIGN FOR MAIN UART PORT                                    | 26 |
| FIGURE 15: REFERENCE DESIGN OF DEBUG UART PORT                                    | 27 |
| FIGURE 16: REFERENCE DESIGN OF AUXILIARY UART PORT                                | 27 |
| FIGURE 17: REFERENCE CIRCUIT WITH VOLTAGE LEVEL TRANSLATOR CHIP                   | 28 |
| FIGURE 18: REFERENCE CIRCUIT WITH TRANSISTOR CIRCUIT                              | 28 |
| FIGURE 19: SKETCH MAP FOR RS-232 INTERFACE MATCH                                  | 29 |
| FIGURE 20: SPI INTERFACE REFERENCE CIRCUIT WITH TRANSLATOR CHIP                   | 30 |
| FIGURE 21: REFERENCE CIRCUIT FOR USIM INTERFACE WITH A 6-PIN USIM CARD CONNECTOR. | 31 |
| FIGURE 22: REFERENCE DESIGN FOR NETLIGHT                                          | 33 |
| FIGURE 23: REFERENCE DESIGN OF NB-IOT ANTENNA INTERFACE                           | 36 |
| FIGURE 24: MICROSTRIP LINE DESIGN ON A 2-LAYER PCB                                | 36 |
| FIGURE 25: COPLANAR WAVEGUIDE LINE DESIGN ON A 2-LAYER PCB                        | 37 |
| FIGURE 26: COPLANAR WAVEGUIDE LINE DESIGN ON A 4-LAYER PCB (LAYER 3 AS REFERENCE  |    |
| GROUND)                                                                           | 37 |
| FIGURE 27: COPLANAR WAVEGUIDE LINE DESIGN ON A 4-LAYER PCB (LAYER 4 AS REFERENCE  |    |
| GROUND)                                                                           | 37 |
| FIGURE 28: DIMENSIONS OF THE U.FL-R-SMT CONNECTOR (UNIT: MM)                      | 41 |
| FIGURE 29: MECHANICALS OF U.FL-LP CONNECTORS                                      | 41 |
| FIGURE 30: SPACE FACTOR OF MATED CONNECTOR (UNIT: MM)                             | 42 |
| FIGURE 31: TOP VIEW OF THE MODULE                                                 | 50 |
| FIGURE 32: BOTTOM VIEW OF THE MODULE                                              | 50 |
| FIGURE 33: TAPE DIMENSIONS (UNIT: MM)                                             | 54 |
| FIGURE 34: REEL DIMENSIONS (UNIT: MM)                                             | 54 |



# 1 Introduction

This document defines the BC66 module and describes its air interface and hardware interface which are connected with the customers' applications.

This document can help customers quickly understand module interface specifications, electrical and mechanical details, as well as other related information of the module. Associated with application notes and user guides, customers can use BC66 to design and set up mobile applications easily.



#### 1.1. Safety Information

The following safety precautions must be observed during all phases of the operation, such as usage, service or repair of any cellular terminal or mobile incorporating BC66 module. Manufacturers of the cellular terminal should send the following safety information to users and operating personnel, and incorporate these guidelines into all manuals supplied with the product. If not so, Quectel assumes no liability for customers' failure to comply with these precautions.



Full attention must be given to driving at all times in order to reduce the risk of an accident. Using a mobile while driving (even with a handsfree kit) causes distraction and can lead to an accident. Please comply with laws and regulations restricting the use of wireless devices while driving.



Switch off the cellular terminal or mobile before boarding an aircraft. The operation of wireless appliances in an aircraft is forbidden to prevent interference with communication systems. If the device offers an Airplane Mode, then it should be enabled prior to boarding an aircraft. Please consult the airline staff for more restrictions on the use of wireless devices on boarding the aircraft.



Wireless devices may cause interference on sensitive medical equipment, so please be aware of the restrictions on the use of wireless devices when in hospitals, clinics or other healthcare facilities.



Cellular terminals or mobiles operating over radio signals and cellular network cannot be guaranteed to connect in all possible conditions (for example, with unpaid bills or with an invalid (U)SIM card). When emergent help is needed in such conditions, please remember using emergency call. In order to make or receive a call, the cellular terminal or mobile must be switched on in a service area with adequate cellular signal strength.



The cellular terminal or mobile contains a transmitter and receiver. When it is ON, it receives and transmits radio frequency signals. RF interference can occur if it is used close to TV set, radio, computer or other electric equipment.



In locations with potentially explosive atmospheres, obey all posted signs to turn off wireless devices such as your phone or other cellular terminals. Areas with potentially explosive atmospheres include fuelling areas, below decks on boats, fuel or chemical transfer or storage facilities, areas where the air contains chemicals or particles such as grain, dust or metal powders, etc.



# **2** Product Concept

#### 2.1. General Description

BC66 is a high-performance NB-IoT module with extremely low power consumption. It is designed to communicate with infrastructures of mobile network operators through NB-IoT radio protocols (3GPP Rel.13 and 3GPP Rel.14\*). BC66 supports a broad range of frequency bands as listed below.

Table 1: Frequency Bands of BC66 Module

| Mode  | BC66                                                       |
|-------|------------------------------------------------------------|
| H-FDD | B1/B2/B3/B4/B5/B8/B12/B13/B17/B18/B19/B20/B25/B26*/B28/B66 |

BC66 is an SMD type module with LCC package, and has an ultra-compact profile of  $17.7 \text{mm} \times 15.8 \text{mm} \times 2.0 \text{mm}$ . These make it can be easily embedded into size-constrained applications and provide reliable connectivity with the applications.

BC66 provides abundant external interfaces (UART, SPI\*, ADC\*, NETLIGHT\*, etc.) and protocol stacks (UDP/TCP, LwM2M, MQTT, etc.), which provide great convenience for customers' applications.

Due to compact form factor, ultra-low power consumption and extended temperature range, BC66 is a best choice for a wide range of IoT applications, such as smart metering, bike sharing, smart wearables, smart parking, smart city, home appliances, security and asset tracking, agricultural and environmental monitoring, etc. It is able to provide a complete range of SMS\* and data transmission services to meet customers' demands.

The module fully complies with the RoHS directive of the European Union.



"\*" means under development.



#### 2.2. Key Features

The following table describes the detailed features of BC66 module.

Table 2: BC66 Key Features

| Feature            | Details                                                                                       |
|--------------------|-----------------------------------------------------------------------------------------------|
| Dower Supply       | <ul> <li>Supply voltage: 2.1V ~ 3.63V</li> </ul>                                              |
| Power Supply       | <ul> <li>Typical supply voltage: 3.3V</li> </ul>                                              |
| Power Saving       | <ul> <li>Maximum power consumption: 5μA</li> </ul>                                            |
|                    | <ul> <li>Typical power consumption: 3.5μA</li> </ul>                                          |
| Frequency bands    | LTE Cat NB1:                                                                                  |
|                    | <ul> <li>B1/B2/B3/B4/B5/B8/B12/B13/B17/B18/B19/B20/B25/B26*/B28/B66</li> </ul>                |
| Transmitting Power | • 23dBm±2dB                                                                                   |
| USIM Interface     | Support 1.8V USIM card                                                                        |
|                    | Main UART Port:                                                                               |
|                    | <ul> <li>Used for AT command communication and data transmission.</li> </ul>                  |
|                    | <ul> <li>By default, the module is in auto-baud mode, and it supports automatic</li> </ul>    |
|                    | baud rates not exceeding 115200bps. When powering on the module, the                          |
|                    | MCU has to send AT command consecutively to synchronize baud rate                             |
|                    | with the module. When <b>OK</b> is returned, it indicates the baud rate has been              |
|                    | synchronized successfully. When the module is woken up from PSM or                            |
| UART Interfaces    | idle mode, the baud rate synchronized during start-up will be used directly.                  |
|                    | <ul> <li>Also can be used for firmware upgrade, and in such case, the baud rate is</li> </ul> |
|                    | 921600bps by default.                                                                         |
|                    | Debug UART Port:  ■ Used for firmware debugging                                               |
|                    | Default baud rate: 115200bps                                                                  |
|                    | Auxiliary UART Port:                                                                          |
|                    | Used for firmware debugging                                                                   |
|                    | <ul> <li>Default baud rate: 115200bps</li> </ul>                                              |
| Network Protocols  | <ul> <li>UDP/TCP/LwM2M/MQTT/CoAP*/PPP*/TLS*/DTLS*/HTTP*/HTTPS*</li> </ul>                     |
| SMS*               | Text/PDU Mode                                                                                 |
| Data Transmission  | <ul> <li>Single-tone: 25.5kbps (DL)/16.7kbps (UL)</li> </ul>                                  |
| Features           | <ul> <li>Multi-tone: 25.5kbps (DL)/62.5kbps (UL)</li> </ul>                                   |
| AT Commands        | • 3GPP TS 27.005/3GPP TS 27.007 AT commands (3GPP Rel. 13/Rel.14*)                            |
| AT Communities     | and Quectel Enhanced AT commands                                                              |
| Firmware Update    | Upgrade firmware via main UART port or DFOTA                                                  |



| Real Time Clock   | <ul> <li>Supported</li> </ul>                                                |
|-------------------|------------------------------------------------------------------------------|
| Physical          | • Size: (17.7±0.15)mm × (15.8±0.15)mm × (2.0±0.2)mm                          |
| Characteristics   | • Weight: 1.2g±0.2g                                                          |
|                   | <ul> <li>Operation temperature range: -35°C ~ +75°C <sup>1)</sup></li> </ul> |
| Temperature Range | <ul> <li>Extended temperature range: -40°C ~ +85°C <sup>2)</sup></li> </ul>  |
|                   | <ul> <li>Storage temperature range: -40°C ~ +90°C</li> </ul>                 |
| Antenna Interface | <ul> <li>50Ω impedance control</li> </ul>                                    |
| RoHS              | All hardware components are fully compliant with EU RoHS directive           |

#### **NOTES**

- 1. 1) Within operation temperature range, the module is 3GPP compliant.
- 2. <sup>2)</sup> Within extended temperature range, the module remains the ability to establish and maintain an SMS\*, data transmission, etc. There is no unrecoverable malfunction. There are also no effects on radio spectrum and no harm to radio network. Only one or more parameters like P<sub>out</sub> might reduce in their value and exceed the specified tolerances. When the temperature returns to normal operation temperature levels, the module will meet 3GPP specifications again.
- 3. "\*" means under development.

#### 2.3. Functional Diagram

The following figure shows a block diagram of BC66 and illustrates the major functional parts.

- Radio frequency
- Baseband
- Power management
- Peripheral interfaces





Figure 1: Functional Diagram



"\*" means under development.

#### 2.4. Development Board

Quectel provides a complete set of development tools to facilitate the use and testing of BC66 module. The development tool kit includes the TE-B board, USB cable, antenna and other peripherals. For more details, please refer to *document* [1].



# **3** Application Interfaces

#### 3.1. General Description

BC66 is equipped with a total of 58 pins, including 44 LCC pins and 14 LGA pins. The subsequent chapters will provide detailed descriptions of the following functions/pins/interfaces:

- PSM
- Power Supply
- RESET
- PWRKEY
- UART Interfaces
- SPI Interface
- USIM Interface
- ADC Interface
- Network Status Indication\*
- Antenna Interface

#### **NOTE**

"\*" means under development.



#### 3.2. Pin Assignment



Figure 2: Pin Assignment

#### **NOTES**

- 1. Keep all reserved pins unconnected.
- 2. "\*" means under development.



### 3.3. Pin Description

**Table 3: I/O Parameters Definition** 

| Description    |
|----------------|
| Bidirectional  |
| Digital input  |
| Digital output |
| Power input    |
| Power output   |
| Analog input   |
| Analog output  |
|                |

**Table 4: Pin Description** 

| Power Supply |                                 |     |                                             |                                       |                                                                                                                                                                                    |  |
|--------------|---------------------------------|-----|---------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin Name     | Pin No.                         | I/O | Description                                 | DC Characteristics                    | Comment                                                                                                                                                                            |  |
| VBAT_BB      | 42                              | PI  | Power supply for the module's baseband part | Vmax=3.63V<br>Vmin=2.1V<br>Vnorm=3.3V |                                                                                                                                                                                    |  |
| VBAT_RF      | 43                              | PI  | Power supply for<br>the module's RF<br>part | Vmax=3.63V<br>Vmin=2.1V<br>Vnorm=3.3V |                                                                                                                                                                                    |  |
| VDD_<br>EXT  | 24                              | РО  | 1.8V output power supply                    | Vnorm=1.8V                            | No voltage output in PSM mode. It is intended to supply power for the module's pull-up circuits, and is thus not recommended to be used as the power supply for external circuits. |  |
| GND          | 1, 27, 34,<br>36, 37, 40,<br>41 |     | GND                                         |                                       |                                                                                                                                                                                    |  |



| Power Key I   | Power Key Interface |           |                                                                        |                                                              |                             |  |  |
|---------------|---------------------|-----------|------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------|--|--|
| Pin Name      | Pin No.             | I/O       | Description                                                            | DC Characteristics                                           | Comment                     |  |  |
| PWRKEY        | 7                   | DI        | Pull down PWRKEY to turn on the module                                 | V <sub>IL</sub> max=0.3*VBAT<br>V <sub>IH</sub> min=0.7*VBAT |                             |  |  |
| Reset Interfa | ice                 |           |                                                                        |                                                              |                             |  |  |
| Pin Name      | Pin No.             | I/O       | Description                                                            | DC Characteristics                                           | Comment                     |  |  |
| RESET         | 15                  | DI        | Reset the module                                                       |                                                              | Active low.                 |  |  |
| PSM_EINT In   | nterface            |           |                                                                        |                                                              |                             |  |  |
| Pin Name      | Pin No.             | I/O       | Description                                                            | DC Characteristics                                           | Comment                     |  |  |
| PSM_EINT      | 19                  | DI        | Dedicated external interrupt pin. Used to wake up the module from PSM. |                                                              |                             |  |  |
| Network Sta   | tus Indicatio       | n         |                                                                        |                                                              |                             |  |  |
| Pin Name      | Pin No.             | I/O       | Description                                                            | DC Characteristics                                           | Comment                     |  |  |
| NETLIGHT*     | 16                  | DO        | Network status indication                                              |                                                              |                             |  |  |
| ADC Interfac  | e                   |           |                                                                        |                                                              |                             |  |  |
| Pin Name      | Pin No.             | I/O       | Description                                                            | DC Characteristics                                           | Comment                     |  |  |
| ADC0*         | 9                   | Al        | General purpose<br>analog to digital<br>converter<br>interface         | Voltage range:<br>0V~1.4V                                    |                             |  |  |
|               | Main UART Port      |           |                                                                        |                                                              |                             |  |  |
| Main UART I   | Port                |           |                                                                        |                                                              |                             |  |  |
| Main UART I   | Port<br>Pin No.     | I/O       | Description                                                            | DC Characteristics                                           | Comment                     |  |  |
|               |                     | I/O<br>DI | Description  Receive data                                              | DC Characteristics                                           |                             |  |  |
| Pin Name      | Pin No.             |           |                                                                        | DC Characteristics                                           | Comment  1.8V power domain. |  |  |



| Pin Name        | Pin No. | I/O | Description                          | DC Characteristics                                                                                                                           | Comment                      |  |  |  |
|-----------------|---------|-----|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--|--|--|
| RXD_AUX         | 28      | DI  | Receive data                         |                                                                                                                                              | 1.0\/ nouser domain          |  |  |  |
| TXD_AUX         | 29      | DO  | Transmit data                        |                                                                                                                                              | 1.8V power domain.           |  |  |  |
| Debug UART Port |         |     |                                      |                                                                                                                                              |                              |  |  |  |
| Pin Name        | Pin No. | I/O | Description                          | DC Characteristics                                                                                                                           | Comment                      |  |  |  |
| RXD_DBG         | 38      | DI  | Receive data                         |                                                                                                                                              | 4.0)/                        |  |  |  |
| TXD_DBG         | 39      | DO  | Transmit data                        |                                                                                                                                              | 1.8V power domain.           |  |  |  |
| Ringing Sign    | nal     |     |                                      |                                                                                                                                              |                              |  |  |  |
| Pin Name        | Pin No. | I/O | Description                          | DC Characteristics                                                                                                                           | Comment                      |  |  |  |
| RI*             | 20      | DO  | Ring indicator                       |                                                                                                                                              | 1.8V power domain.           |  |  |  |
| USIM Interfa    | ice     |     |                                      |                                                                                                                                              |                              |  |  |  |
| Pin Name        | Pin No. | I/O | Description                          | DC Characteristics                                                                                                                           | Comment                      |  |  |  |
| SIM_VDD         | 14      | DO  | USIM card power supply               | Vnorm=1.8V                                                                                                                                   |                              |  |  |  |
| SIM_RST         | 12      | DO  | USIM card reset signal               | V <sub>OL</sub> max=0.15×SIM_VDD<br>V <sub>OH</sub> min=0.85×SIM_VDD                                                                         | _                            |  |  |  |
| SIM_DATA        | 11      | Ю   | USIM card data signal                | V <sub>IL</sub> max=0.25×SIM_VDD<br>V <sub>IH</sub> min=0.75×SIM_VDD<br>V <sub>OL</sub> max=0.15×SIM_VDD<br>V <sub>OH</sub> min=0.85×SIM_VDD | _                            |  |  |  |
| SIM_CLK         | 13      | DO  | USIM card clock signal               | V <sub>OL</sub> max=0.15×SIM_VDD<br>V <sub>OH</sub> min=0.85×SIM_VDD                                                                         | _                            |  |  |  |
| SIM_GND         | 10      | GND | Specified<br>ground for USIM<br>card |                                                                                                                                              |                              |  |  |  |
| Antenna Into    | erface  |     |                                      |                                                                                                                                              |                              |  |  |  |
| Pin Name        | Pin No. | I/O | Description                          | DC Characteristics                                                                                                                           | Comment                      |  |  |  |
| RF_ANT          | 35      | Ю   | RF antenna interface                 |                                                                                                                                              | 50Ω characteristic impedance |  |  |  |
| SPI Interface   | e       |     |                                      |                                                                                                                                              |                              |  |  |  |
| Pin Name        | Pin No. | I/O | Description                          | DC Characteristics                                                                                                                           | Comment                      |  |  |  |



|              |         |     | Master input       |                    |                    |
|--------------|---------|-----|--------------------|--------------------|--------------------|
| SPI_MISO*    | 3       | DI  | slave output of    |                    |                    |
|              |         |     | SPI interface      |                    |                    |
|              |         |     | Master output      |                    |                    |
| SPI_MOSI*    | 4       | DO  | slave input of SPI |                    |                    |
|              |         |     | interface          |                    | 1.8V power domain. |
|              |         |     | Serial clock       |                    |                    |
| SPI_SCLK*    | 5       | DO  | signal of SPI      |                    |                    |
|              |         |     | interface          |                    |                    |
| SPI_CS*      | 6       | DO  | Chip select of     |                    |                    |
| 371_03       | O       | DO  | SPI interface      |                    |                    |
| Reserved Pin | ns      |     |                    |                    |                    |
| Pin Name     | Pin No. | I/O | Description        | DC Characteristics | Comment            |
|              | 2, 8,   |     |                    |                    |                    |
|              | 21~23,  |     |                    |                    | Voor those nize    |
| RESERVED     | 25~26,  |     |                    |                    | Keep these pins    |
|              |         |     |                    |                    | unconnected.       |
|              | 30~33,  |     |                    |                    |                    |

#### **NOTES**

- 1. Keep all unused pins unconnected.
- 2. "\*" means under development.

### 3.4. Operating Modes

The following table briefly describes the three operating modes of the module.

**Table 5: Overview of Operating Modes** 

| Mode             | Function |                                                                                                                                                                                                              |  |
|------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Normal Operation | Active   | In active mode, all functions of the module are available and all processors are active; radio transmission and reception can be performed. Transitions to idle mode or PSM can be initiated in active mode. |  |
|                  | Idle     | In idle mode, the module is in light sleep and network connection is maintained in DRX/eDRX state; paging messages can be received.  Transitions to active mode or PSM can be initiated in idle mode.        |  |



|       | In PSM, only the 32kHz RTC is working, and the network is                    |
|-------|------------------------------------------------------------------------------|
| PSM   | disconnected. The module will exit from PSM and enter into active            |
| FSIVI | mode when the timer T3412 times out, and it can also be woken up             |
|       | from PSM by PSM_EINT. For more details, please refer to <i>Chapter 3.5</i> . |

#### 3.5. Power Saving Mode (PSM)

Based on system performance, the module consumes an ultra-low current (maximally  $5\mu$ A power consumption) in PSM. PSM is designed to reduce power consumption of the module and improve battery life. The following figure shows the power consumption of the module in different modes.



Figure 3: Module Power Consumption in Different Modes

The procedure for entering PSM is as follows: the module requests to enter PSM in "ATTACH REQUEST" message during attach/TAU (Tracking Area Update) procedure. Then the network accepts the request and provides an active time value (T3324) to the module and the mobile reachable timer starts. When the T3324 timer expires, the module enters PSM for duration of T3412 (periodic TAU timer). Please note that the module cannot request PSM when it is establishing an emergency attachment or initializing the PDN (Public Data Network) connection.

When the module is in PSM, it cannot be paged and stops access stratum activities such as cell reselection, but T3412 is still active.

Either of the following methods can make the module exit from PSM:

- After the T3412 timer expires, the module will exit PSM automatically.
- Pulling down PSM\_EINT (falling edge) will wake the module up from PSM. The timing of waking up the module from PSM is illustrated below.





Figure 4: Timing of Waking up Module from PSM

#### **NOTE**

Among all GPIO interrupts, only the dedicated external interrupt pin PSM\_EINT can successfully wake up the module from PSM. The module cannot be woken up by any other general purpose GPIO interrupts.

#### 3.6. Power Supply

#### 3.6.1. Power Supply Pins

BC66 provides two VBAT pins for connection with an external power supply. The table below describes the module's VBAT and ground pins.

**Table 6: Power Supply Pins** 

| Pin Name | Pin No.                      | Description                                 | Min. | Тур. | Max. | Unit |
|----------|------------------------------|---------------------------------------------|------|------|------|------|
| VBAT_BB  | 42                           | Power supply for the module's baseband part | 2.1  | 3.3  | 3.63 | V    |
| VBAT_RF  | 43                           | Power supply for the module's RF part       | 2.1  | 3.3  | 3.63 | V    |
| GND      | 1, 27, 34,<br>36, 37, 40, 41 | GND                                         |      |      |      |      |



#### 3.6.2. Reference Design for Power Supply

Power design for a module is critical to its performance. It is recommended to use a low quiescent current LDO with output current capacity of 0.5A as the power supply for BC66. A Li-MnO2/2S alkaline battery can also be used as the power supply. The supply voltage of the module ranges from 2.1V to 3.63V. When the module is working, please make sure its input voltage will never drop below 2.1V; otherwise the module will be abnormal.

For better power performance, it is recommended to place a 100uF tantalum capacitor with low ESR (ESR=0.7 $\Omega$ ) and three ceramic capacitors (100nF, 100pF and 22pF) near the VBAT pins. Also, it is recommended to add a TVS diode on the VBAT trace (near VBAT pins) to improve surge voltage withstand capability. In principle, the longer the VBAT trace is, the wider it should be. A reference circuit for power supply is illustrated in the following figure.



Figure 5: Reference Circuit for Power Supply

#### 3.7. Power up/Power down Scenarios

#### 3.7.1. Turn on

BC66 will be powered up after driving the PWRKEY pin to a low level voltage for at least 500ms.

**Table 7: PWRKEY Pin** 

| Pin Name | Pin No. | Description                             | PWRKEY Pull-down Time |
|----------|---------|-----------------------------------------|-----------------------|
| PWRKEY   | 7       | Pull down PWRKEY to power up the module | ≥500ms                |



It is recommended use an open drain/collector driver to control the PWRKEY. A simple reference circuit is illustrated in the following figure.



Figure 6: Turn on the Module Using Driving Circuit

Another way to control the PWRKEY is using a button directly. When pressing the key, electrostatic strike may generate from the finger. Therefore, a TVS component is indispensable to be placed nearby the button for ESD protection. A reference circuit is shown in the following figure.



Figure 7: Turn on the Module Using Keystroke

The power up timing is illustrated in the following figure.



Figure 8: Power up Timing



**NOTE** 

PWRKEY cannot be pulled down all the time, otherwise the module will not be able to enter into PSM.

#### 3.7.2. Turn off

BC66 can be powered off though any of the following methods:

- Power off by AT+QPOWD=0.
- In emergent conditions, the module can be powered off through disconnecting VBAT power supply.
- The module will be powered off automatically when VBAT drops below 2.1V.



Figure 9: Power down Timing (Power off by AT Command)



Figure 10: Power down Timing (Power off by Disconnecting VBAT)



#### 3.7.3. Reset the Module

Driving the RESET pin to a low level voltage for at least 50ms will reset the module.

Table 8: Reset Pin

| Pin Name | Pin No. | Description                   | Reset Pull-down Time |
|----------|---------|-------------------------------|----------------------|
| RESET    | 15      | Reset the module. Active low. | ≥50ms                |

The recommended circuits of resetting the module are shown below. An open drain/collector driver or button can be used to control the RESET pin.



Figure 11: Reference Circuit of RESET by Using Driving Circuit



Figure 12: Reference Circuit of RESET by Using Button

The reset scenario is illustrated in the following figure.





Figure 13: Reset Timing

#### 3.8. UART Interfaces

The module provides three UART ports: main UART port, debug UART port and auxiliary UART port. The module is designed as DCE (Data Communication Equipment), following the traditional DCE-DTE (Data Terminal Equipment) connection.

**Table 9: Pin Definition of UART Interfaces** 

| Interface           | Pin Name | Pin No. | Description                                                                                     | Comment    |
|---------------------|----------|---------|-------------------------------------------------------------------------------------------------|------------|
| Main HART Part      | TXD      | 17      | Send data to RXD of DTE                                                                         |            |
| Main UART Port      | RXD      | 18      | Receive data from TXD of DTE                                                                    | -          |
| Debug UART Port     | RXD_DBG  | 38      | Send data to RXD of DTE                                                                         | -          |
|                     | TXD_DBG  | 39      | Receive data from TXD of DTE                                                                    | 1.8V power |
| Auxiliary UART Port | RXD_AUX  | 28      | Send data to RXD of DTE                                                                         | domain     |
|                     | TXD_AUX  | 29      | Receive data from TXD of DTE                                                                    | -          |
| Ringing Signal      | RI*      | 20      | Ring indicator (when there is a SMS or URC output, the module will inform DTE with the RI* pin) | -          |



**NOTE** 

"\*" means under development.

#### 3.8.1. Main UART Port

The main UART port supports AT command communication, data transmission and firmware upgrade.

- By default, the module is in auto-baud mode and it supports automatic baud rates not exceeding 115200bps. When powering on the module, the MCU has to send AT command consecutively to synchronize baud rate with the module. When OK is returned, it indicates the baud rate has been synchronized successfully. When the module is woken up from PSM or idle mode, the baud rate synchronized during start-up will be used directly.
- When the port is used for firmware upgrade, the baud rate is 921600bps by default.

The figure below shows the connection between DCE and DTE.



Figure 14: Reference Design for Main UART Port

#### 3.8.2. Debug UART Port

Through debug tools, the debug UART port can be used to output logs for firmware debugging. Its baud rate is 115200bps by default. The following is a reference design of debug UART port.





Figure 15: Reference Design of Debug UART Port

#### 3.8.3. Auxiliary UART Port

The auxiliary UART port is designed as a general purpose UART for communication with DTE. It also supports log output for firmware debugging, and hardware flow control\*. Its baud rate is 115200bps by default. The following is a reference design of auxiliary UART port.



Figure 16: Reference Design of Auxiliary UART Port

#### 3.8.4. UART Application

The module provides 1.8V UART interfaces. A level translator should be used if the application is equipped with a 3.3V UART interface. A level translator TXS0108EPWR provided by *Texas Instruments* (please visit <a href="http://www.ti.com">http://www.ti.com</a> for more information) is recommended. The following figure shows a reference design.





Figure 17: Reference Circuit with Voltage Level Translator Chip

Another example with transistor translation circuit is shown as below. The circuit design of dotted line section can refer to the design of solid line section, in terms of both module input and output circuit designs, but please pay attention to the direction of connection.



Figure 18: Reference Circuit with Transistor Circuit

The following circuit shows a reference design for the communication between the module and a PC with standard RS-232 interface. Please make sure the I/O voltage of level shifter which connects to module is 1.8V.





Figure 19: Sketch Map for RS-232 Interface Match

Please visit vendors' websites to select a suitable RS-232 transceiver, such as: <a href="http://www.exar.com">http://www.exar.com</a> and <a href="http://www.maximintegrated.com">http://www.exar.com</a> and <a href="http://www.maximintegrated.com">http://www.exar.com</a> and <a href="http://www.maximintegrated.com">http://www.exar.com</a> and <a href="http://www.maximintegrated.com">http://www.exar.com</a> and <a href="http://www.maximintegrated.com">http://www.maximintegrated.com</a>.

#### NOTES

- 1. Transistor circuit solution is not suitable for applications with high baud rates exceeding 460Kbps.
- 2. " represents the test point of UART interfaces. It is also recommended to reserve the test points of VBAT and PWRKEY, for convenient firmware upgrade and debugging when necessary.
- 3. "\*" means under development.

#### 3.9. SPI Interface

BC66 provides one SPI master interface. The following table shows the pin definition of SPI interface.



**Table 10: Pin Definition of SPI Interface** 

| Pin Name | Pin No. | I/O | Description                                | Comment                |
|----------|---------|-----|--------------------------------------------|------------------------|
| SPI_MISO | 3       | DI  | Master input slave output of SPI interface |                        |
| SPI_MOSI | 4       | DO  | Master output slave input of SPI interface | 4.0\/ november domesia |
| SPI_SCLK | 5       | DO  | Clock signal of SPI interface              | — 1.8V power domain    |
| SPI_CS   | 6       | DO  | Chip select of SPI interface               |                        |

The module provides a 1.8V SPI interface. A level translator between the module and host should be used if the application is equipped with a 3.3V processor or device interface. A voltage level translator that supports SPI data rate is recommended. The following figure shows a reference design.



Figure 20: SPI Interface Reference Circuit with Translator Chip

#### 3.10. USIM Interface

The module provides a USIM interface compliant to ISO/IEC 7816-3, enabling the module to access to an external 1.8V USIM card.

The external USIM card is powered by an internal regulator in the module and supports 1.8V power supply.



**Table 11: Pin Definition of USIM Interface** 

| Pin Name | Pin No. | Description                    | Comment                                                         |
|----------|---------|--------------------------------|-----------------------------------------------------------------|
| SIM_VDD  | 14      | Power supply for USIM card     | Voltage accuracy: 1.8V±5%.  Maximum supply current: about 60mA. |
| SIM_CLK  | 13      | Clock signal of USIM card      |                                                                 |
| SIM_DATA | 11      | Data signal of USIM card       |                                                                 |
| SIM_RST  | 12      | Reset signal of USIM card      |                                                                 |
| SIM_GND  | 10      | Specified ground for USIM card |                                                                 |

A reference circuit design for USIM interface with a 6-pin USIM card connector is illustrated below.



Figure 21: Reference Circuit for USIM Interface with a 6-pin USIM Card Connector

For more information of USIM card connector, please visit <a href="http://www.amphenol.com">http://www.amphenol.com</a> or <a href="http://www.molex.com">http://www.amphenol.com</a> or <a href="http://www.molex.com">http://www.amphenol.com</a> or

In order to enhance the reliability and availability of USIM card in application, please follow the criteria below in USIM circuit design:

- Keep the placement of USIM card connector as close as possible to the module. Keep the trace length as less than 200mm as possible.
- Keep USIM card signals away from RF and VBAT traces.
- Assure the trace between the ground of module and that of USIM card connector is short and wide.
   Keep the trace width of ground no less than 0.5mm to maintain the same electric potential. The decouple capacitor between SIM\_VDD and GND should be not more than 1µF and be placed close to the USIM card connector.
- To avoid cross talk between SIM\_DATA and SIM\_CLK, keep them away from each other and shield them separately with surrounded ground.



- In order to offer good ESD protection, it is recommended to add a TVS diode array. For more information of TVS diode, please visit <a href="http://www.onsemi.com">http://www.onsemi.com</a>. The ESD protection device should be placed as close to USIM card connector as possible, and make sure the USIM card signal lines go through the ESD protection device first and then to the module. The 22Ω resistors should be connected in series between the module and the USIM card connector so as to suppress EMI spurious transmission and enhance ESD protection. Please note that the USIM peripheral circuit should be close to the USIM card connector.
- Place the RF bypass capacitors (33pF) close to the USIM card connector on all signal traces to improve EMI suppression.

#### 3.11. ADC Interface

The module provides a 10-bit ADC input channel to read the voltage value. The interface is available in both active and idle modes.

**Table 12: Pin Definition of ADC Interface** 

| Pin Name | Pin No. | Description                           |
|----------|---------|---------------------------------------|
| ADC0     | 9       | Analog to digital converter interface |

#### 3.12. RI Behaviors\*

When there is a SMS or URC output, the module will inform DTE with the RI pin. More details will be added in the future version of this document.

**NOTE** 

"\*" means under development.

#### 3.13. Network Status Indication\*

The NETLIGHT signal can be used to drive a network status indicator LED.

A reference circuit is shown as below.





Figure 22: Reference Design for NETLIGHT

**NOTE** 

"\*" means under development.



## **4** Antenna Interface

The pin 35 is the RF antenna pad. The antenna port has an impedance of  $50\Omega$ .

#### 4.1. Pin Definition

Table 13: Pin Definition of NB-IoT Antenna Interface

| Pin Name | Pin No.    | Description          |
|----------|------------|----------------------|
| RF_ANT   | 35         | RF antenna interface |
| GND      | 34, 36, 37 | Ground               |

#### 4.2. Operating Frequencies

**Table 14: Module Operating Frequencies** 

| Frequency Band | Receiving Frequency | Transmitting Frequency |
|----------------|---------------------|------------------------|
| B1             | 2110MHz~2170MHz     | 1920MHz~1980MHz        |
| B2             | 1930MHz~1990MHz     | 1850MHz~1910MHz        |
| B3             | 1805MHz~1880MHz     | 1710MHz~1785MHz        |
| B4             | 2110MHz~2155MHz     | 1710MHz~1755MHz        |
| B5             | 869MHz~894MHz       | 824MHz~849MHz          |
| B8             | 925MHz~960MHz       | 880MHz~915 MHz         |
| B12            | 729MHz~746MHz       | 699MHz~716MHz          |



| B13  | 746MHz~756MHz   | 777MHz~787MHz   |
|------|-----------------|-----------------|
| B17  | 734MHz~746MHz   | 704MHz~716MHz   |
| B18  | 860MHz~875MHz   | 815MHz~830MHz   |
| B19  | 875MHz~890MHz   | 830MHz~845MHz   |
| B20  | 791MHz~821MHz   | 832MHz~862MHz   |
| B25  | 1930MHz~1995MHz | 1850MHz~1915MHz |
| B26* | 859MHz~894MHz   | 814MHz~849MHz   |
| B28  | 758MHz~803MHz   | 703MHz~748MHz   |
| B66  | 2110MHz~2200MHz | 1710MHz~1780MHz |



"\*" means under development.

#### 4.3. RF Antenna Reference Design

BC66 provides an RF antenna pad for external NB-IoT antenna connection.

- The RF trace on host PCB connected to the module's RF antenna pad should be coplanar waveguide or microstrip, whose characteristic impedance should be close to  $50\Omega$ .
- BC66 comes with ground pads which are next to the antenna pad in order to give a better grounding.
- In order to achieve better RF performance, it is recommended to reserve a  $\pi$  type matching circuit and place the  $\pi$ -type matching components (R1/C1/C2) as close to the antenna as possible. By default, the capacitors (C1/C2) are not mounted and a  $0\Omega$  resistor is mounted on R1.



A reference design of the RF interface is shown as below.



Figure 23: Reference Design of NB-IoT Antenna Interface

#### 4.4. Reference Design of RF Layout

For user's PCB, the characteristic impedance of all RF traces should be controlled as  $50\Omega$ . The impedance of the RF traces is usually determined by the trace width (W), the materials' dielectric constant, the height between signal layer and reference ground (H), and the clearance between RF trace and ground (S). Microstrip line or coplanar waveguide line is typically used in RF layout for characteristic impedance control. The following are reference designs of microstrip line or coplanar waveguide line with different PCB structures.



Figure 24: Microstrip Line Design on a 2-layer PCB



Figure 25: Coplanar Waveguide Line Design on a 2-layer PCB



Figure 26: Coplanar Waveguide Line Design on a 4-layer PCB (Layer 3 as Reference Ground)



Figure 27: Coplanar Waveguide Line Design on a 4-layer PCB (Layer 4 as Reference Ground)

In order to ensure RF performance and reliability, the following principles should be complied with in RF layout design:



- Use impedance simulation tool to control the characteristic impedance of RF traces as  $50\Omega$ .
- The GND pins adjacent to RF pins should not be designed as thermal relief pads, and should be fully connected to ground.
- The distance between the RF pins and the RF connector should be as short as possible, and all the right angle traces should be changed to curved ones.
- There should be clearance area under the signal pin of the antenna connector or solder joint.
- The reference ground of RF traces should be complete. Meanwhile, adding some ground vias around RF traces and the reference ground could help to improve RF performance. The distance between the ground vias and RF traces should be no less than two times the width of RF signal traces (2\*W).

For more details, please refer to document [2].

#### 4.5. Antenna Requirements

To minimize the loss on RF trace and RF cable, please pay attention to the antenna design. The following tables show the requirements on NB-IoT antenna.

**Table 15: Antenna Cable Insertion Loss Requirements** 

| Band                                       | Requirements                 |
|--------------------------------------------|------------------------------|
| LTE B5/B8/B12/B13/B17/B18/B19/B20/B26*/B28 | Cable Insertion loss: <1dB   |
| LTE B1/B2/B3/B4/B25/B66                    | Cable Insertion loss: <1.5dB |



"\*" means under development.

**Table 16: Required Antenna Parameters** 

| Requirements   |
|----------------|
| 699MHz~2200MHz |
| ≤2             |
| > 30%          |
| 50             |
|                |



| Input Impedance (Ω) | 50 |  |  |
|---------------------|----|--|--|
|---------------------|----|--|--|

#### 4.6. RF Output Power

**Table 17: RF Conducted Output Power** 

| Frequency Band | Max.      | Min.    |
|----------------|-----------|---------|
| B1             | 23dBm±2dB | <-39dBm |
| B2             | 23dBm±2dB | <-39dBm |
| B3             | 23dBm±2dB | <-39dBm |
| B4             | 23dBm±2dB | <-39dBm |
| B5             | 23dBm±2dB | <-39dBm |
| B8             | 23dBm±2dB | <-39dBm |
| B12            | 23dBm±2dB | <-39dBm |
| B13            | 23dBm±2dB | <-39dBm |
| B17            | 23dBm±2dB | <-39dBm |
| B18            | 23dBm±2dB | <-39dBm |
| B19            | 23dBm±2dB | <-39dBm |
| B20            | 23dBm±2dB | <-39dBm |
| B25            | 23dBm±2dB | <-39dBm |
| B26*           | TBD       | TBD     |
| B28            | 23dBm±2dB | <-39dBm |
| B66            | 23dBm±2dB | <-39dBm |

#### **NOTES**

- 1. The design conforms to the NB-IoT radio protocols in 3GPP Rel.13 and 3GPP Rel.14.
- 2. "\*" means under development.



#### 4.7. RF Receiving Sensitivity

Table 18: Receiving Sensitivity (with RF Retransmissions)

| Frequency Band | Receiving Sensitivity |
|----------------|-----------------------|
| B1             | -129dBm               |
| B2             | -129dBm               |
| B3             | -129dBm               |
| B4             | -129dBm               |
| B5             | -129dBm               |
| B8             | -129dBm               |
| B12            | -129dBm               |
| B13            | -129dBm               |
| B17            | -129dBm               |
| B18            | -129dBm               |
| B19            | -129dBm               |
| B20            | -129dBm               |
| B25            | -129dBm               |
| B26*           | TBD                   |
| B28            | -129dBm               |
| B66            | -129dBm               |

NOTE

"\*" means under development.



#### 4.8. Recommended RF Connector for Antenna Installation

If RF connector is used for antenna connection, it is recommended to use the U.FL-R-SMT connector provided by *HIROSE*.



Figure 28: Dimensions of the U.FL-R-SMT Connector (Unit: mm)

U.FL-LP serial connectors listed in the following figure can be used to match the U.FL-R-SMT.



Figure 29: Mechanicals of U.FL-LP Connectors



The following figure describes the space factor of mated connector.



Figure 30: Space Factor of Mated Connector (Unit: mm)

For more details, please visit <a href="http://www.hirose.com">http://www.hirose.com</a>.



## **5** Electrical and Reliability Characteristics

#### 5.1. Operation and Storage Temperatures

The following table lists the operation and storage temperatures of BC66.

**Table 19: Operation and Storage Temperatures** 

| Parameter                                | Min. | Тур. | Max. | Unit |
|------------------------------------------|------|------|------|------|
| Operation Temperature Range 1)           | -35  | +25  | +75  | °C   |
| Extended Temperature Range <sup>2)</sup> | -40  |      | +85  | °C   |
| Storage Temperature Range                | -40  |      | +90  | °C   |

#### **NOTES**

- 1. 1) Within operation temperature range, the module is 3GPP compliant.
- 2. <sup>2)</sup> Within extended temperature range, the module remains the ability to establish and maintain an SMS\*, data transmission, etc. There is no unrecoverable malfunction. There are also no effects on radio spectrum and no harm to radio network. Only one or more parameters like P<sub>out</sub> might reduce in their value and exceed the specified tolerances. When the temperature returns to normal operation temperature levels, the module will meet 3GPP specifications again.

#### **5.2. Current Consumption**

The table below lists the current consumption of BC66 under different states.



**Table 20: Module Current Consumption** 

| Parameter         | Mode      | Description                                  |             | Min. | Тур. | Max. | Unit |
|-------------------|-----------|----------------------------------------------|-------------|------|------|------|------|
|                   | PSM       | Sleep mode                                   |             |      | 3.5  | 5    | μΑ   |
|                   |           | eDRX=81.92s, PTW=                            | 40.96s      |      | 288  |      | μΑ   |
|                   | Idle      | @DRX=1.28s                                   |             |      | 541  |      | μΑ   |
|                   |           | @DRX=2.56s                                   |             |      | 434  |      | μΑ   |
|                   |           |                                              | B1 @23dBm   |      | 100  | 285  | mA   |
|                   |           |                                              | B2 @23dBm   |      | 103  | 294  | mA   |
|                   |           |                                              | B3 @23dBm   |      | 107  | 308  | mA   |
|                   |           |                                              | B4 @23dBm   |      | TBD  | TBD  | mA   |
|                   |           |                                              | B5 @23dBm   |      | 107  | 303  | mA   |
|                   | Active 1) | Single-tone<br>(15kHz subcarrier<br>spacing) | B8 @23dBm   |      | 113  | 325  | mA   |
|                   |           |                                              | B12 @23dBm  |      | 134  | 393  | mA   |
| I <sub>VBAT</sub> |           |                                              | B13 @23dBm  |      | 111  | 319  | mA   |
|                   |           |                                              | B17 @23dBm  |      | 133  | 392  | mA   |
|                   |           |                                              | B18 @23dBm  |      | 110  | 316  | mA   |
|                   |           |                                              | B19 @23dBm  |      | 109  | 311  | mA   |
|                   |           |                                              | B20 @23dBm  |      | 109  | 301  | mA   |
|                   |           |                                              | B25 @23dBm  |      | 103  | 293  | mA   |
|                   |           |                                              | B26* @23dBm |      | TBD  | TBD  | mA   |
|                   |           |                                              | B28 @23dBm  |      | 128  | 375  | mA   |
|                   |           |                                              | B66 @23dBm  |      | 109  | 312  | mA   |
|                   |           | Single-tone                                  | B1 @23dBm   |      | 193  | 302  | mA   |
|                   |           | (3.75kHz subcarrier                          | B2 @23dBm   |      | 187  | 296  | mA   |
|                   | spacing)  | spacing)                                     | B3 @23dBm   |      | 215  | 335  | mA   |



| Parameter | Mode | Description |             | Min. | Тур. | Max. | Unit |
|-----------|------|-------------|-------------|------|------|------|------|
|           |      |             | B4 @23dBm   |      | TBD  | TBD  | mA   |
|           |      |             | B5 @23dBm   |      | 215  | 330  | mA   |
|           |      |             | B8 @23dBm   |      | 224  | 344  | mA   |
|           |      |             | B12 @23dBm  |      | 250  | 395  | mA   |
|           |      |             | B13 @23dBm  |      | 203  | 316  | mA   |
|           |      |             | B17 @23dBm  |      | 258  | 409  | mA   |
|           |      |             | B18 @23dBm  |      | 198  | 313  | mA   |
|           |      |             | B19 @23dBm  |      | 198  | 314  | mA   |
|           |      |             | B20 @23dBm  |      | 215  | 329  | mA   |
|           |      |             | B25 @23dBm  |      | 187  | 297  | mA   |
|           |      |             | B26* @23dBm |      | TBD  | TBD  | mA   |
|           |      |             | B28 @23dBm  |      | 250  | 398  | mA   |
|           |      |             | B66 @23dBm  |      | 200  | 316  | mA   |

#### **NOTES**

- 1. 1) Current consumption under instrument test condition.
- 2. "\*" means under development.

#### 5.3. Electrostatic Discharge

The module is not protected against electrostatics discharge (ESD) in general. Consequently, it is subject to ESD handling precautions that typically apply to ESD sensitive components. Proper ESD handling and packaging procedures must be applied throughout the processing, handling and operation of any application that incorporates the module.

The following table shows the module's electrostatic discharge characteristics.



#### Table 21: Electrostatic Discharge Characteristics (25°C, 45% Relative Humidity)

| Test              | Contact Discharge | Air Discharge | Unit |
|-------------------|-------------------|---------------|------|
| VBAT, GND         | ±5                | ±10           | kV   |
| Antenna interface | ±5                | ±10           | kV   |
| Other interfaces  | ±0.5              | ±1            | kV   |



### **6** Mechanical Dimensions

This chapter describes the mechanical dimensions of the module. All dimensions are measured in millimetre (mm), and the tolerances for dimensions without tolerance values are  $\pm 0.05$ mm.

#### 6.1. Mechanical Dimensions of the Module



Figure 31: BC66 Top and Side Dimensions (Unit: mm)





Figure 32: Module Bottom Dimension (Bottom View)



#### **6.2. Recommended Footprint**



Figure 33: Recommended Footprint (Unit: mm)

**NOTE** 

The module should be kept about 3mm away from other components on the host PCB.



#### 6.3. Top and Bottom Views of the Module



Figure 31: Top View of the Module



Figure 32: Bottom View of the Module

#### **NOTE**

These are renderings of BC66 module. For authentic dimension and appearance, please refer to the module that you receive from Quectel.



# 7 Storage, Manufacturing and Packaging

#### 7.1. Storage

BC66 module is stored in a vacuum-sealed bag. It is rated at MSL 3, and storage restrictions are shown as below.

- 1. Shelf life in the vacuum-sealed bag: 12 months at <40°C/90%RH.
- 2. After the vacuum-sealed bag is opened, devices that will be subjected to reflow soldering or other high temperature processes must be:
  - Mounted within 168 hours at the factory environment of ≤30°C/60%RH.
  - Stored at <10%RH.</li>
- 3. Devices require baking before mounting, if any circumstance below occurs.
  - When the ambient temperature is 23°C±5°C and the humidity indication card shows the humidity is >10% before opening the vacuum-sealed bag.
  - Device mounting cannot be finished within 168 hours at factory conditions of ≤30°C/60%.
- 4. If baking is required, devices may be baked for 8 hours at 120°C±5°C.

#### NOTE

As the plastic package cannot be subjected to high temperature, it should be removed from devices before high temperature (120°C) baking. If shorter baking time is desired, please refer to *IPC/JEDECJ-STD-033* for baking procedure.



#### 7.2. Manufacturing and Soldering

Push the squeegee to apply the solder paste on the surface of stencil, thus making the paste fill the stencil openings and then penetrate to the PCB. The force on the squeegee should be adjusted properly so as to produce a clean stencil surface on a single pass. To ensure the module soldering quality, the thickness of stencil for the module is recommended to be 0.15mm~0.18mm. For more details, please refer to **document [4]**.

It is suggested that the peak reflow temperature is 240~245°C, and the absolute maximum reflow temperature is 245°C. To avoid damage to the module caused by repeated heating, it is strongly recommended that the module should be mounted after reflow soldering for the other side of PCB has been completed. The recommended reflow soldering thermal profile (lead-free reflow soldering) and related parameters are shown below.



Figure 36: Recommended Reflow Soldering Thermal Profile

**Table 22: Recommended Thermal Profile Parameters** 

| Factor                                       | Recommendation |
|----------------------------------------------|----------------|
| Soak Zone                                    |                |
| Max slope                                    | 1 to 3°C/sec   |
| Soak time (between A and B: 150°C and 200°C) | 60 to 120 sec  |



| Reflow Zone                 |               |
|-----------------------------|---------------|
| Max slope                   | 2 to 3°C/sec  |
| Reflow time (D: over 220°C) | 40 to 60 sec  |
| Max temperature             | 240°C ~ 245°C |
| Cooling down slope          | 1 to 4°C/sec  |
| Reflow Cycle                |               |
| Max reflow cycle            | 1             |

#### **NOTES**

- 1. During manufacturing and soldering, or any other processes that may contact the module directly, NEVER wipe the module's shielding can with organic solvents, such as acetone, ethyl alcohol, isopropyl alcohol, trichloroethylene, etc. Otherwise, the shielding can may become rusted.
- 2. The shielding can for the module is made of Cupro-Nickel base material. It is tested that after 12 hours' Neutral Salt Spray test, the laser engraved label information on the shielding can is still clearly identifiable and the QR code is still readable, although white rust may be found.

#### 7.3. Packaging

The modules are stored in a vacuum-sealed bag which is ESD protected. The bag should not be opened until the devices are ready to be soldered onto the application.

#### 7.3.1. Tape and Reel Packaging

The reel is 330mm in diameter and each reel contains 250 modules.





Figure 33: Tape Dimensions (Unit: mm)



Figure 34: Reel Dimensions (Unit: mm)



### 8 Appendix A References

**Table 23: Related Documents** 

| SN  | Document Name                           | Remark                          |
|-----|-----------------------------------------|---------------------------------|
| [1] | Quectel_BC66-TE-B_User_Guide            | BC66-TE-B User Guide            |
| [2] | Quectel_RF_Layout_Application_Note      | RF Layout Application Note      |
| [3] | Quectel_BC66_AT_Commands_Manual         | BC66 AT Commands Manual         |
| [4] | Quectel_Module_Secondary_SMT_User_Guide | Module Secondary SMT User Guide |

**Table 24: Terms and Abbreviations** 

| Abbreviation | Description                                                       |
|--------------|-------------------------------------------------------------------|
| ADC          | Analog-to-Digital Converter                                       |
| CoAP         | Constrained Application Protocol                                  |
| DCE          | Data Communications Equipment (typically module)                  |
| DTE          | Data Terminal Equipment (typically computer, external controller) |
| DTLS         | Datagram Transport Layer Security                                 |
| EMI          | Electromagnetic Interference                                      |
| ESD          | Electrostatic Discharge                                           |
| FTP          | File Transfer Protocol                                            |
| H-FDD        | Half Frequency Division Duplexing                                 |
| HTTP         | Hyper Text Transfer Protocol                                      |
| HTTPS        | Hyper Text Transfer Protocol over Secure Socket Layer             |
| I/O          | Input/Output                                                      |



| kbps    | Kilo Bits Per Second                          |
|---------|-----------------------------------------------|
| LED     | Light Emitting Diode                          |
| Li-MnO2 | Lithium-manganese Dioxide                     |
| Li-2S   | Lithium Sulfur                                |
| LTE     | Long Term Evolution                           |
| LwM2M   | Lightweight M2M                               |
| MQTT    | Message Queuing Telemetry Transport           |
| NB-IoT  | Narrow Band- Internet of Things               |
| PCB     | Printed Circuit Board                         |
| PDU     | Protocol Data Unit                            |
| PPP     | Point-to-Point Protocol                       |
| PSM     | Power Save Mode                               |
| RF      | Radio Frequency                               |
| RTC     | Real Time Clock                               |
| RXD     | Receive Data                                  |
| SMS     | Short Message Service                         |
| SSL     | Secure Sockets Layer                          |
| TCP     | Transmission Control Protocol                 |
| TE      | Terminal Equipment                            |
| TXD     | Transmitting Data                             |
| UART    | Universal Asynchronous Receiver & Transmitter |
| UDP     | User Datagram Protocol                        |
| URC     | Unsolicited Result Code                       |
| USIM    | Universal Subscriber Identification Module    |
| VSWR    | Voltage Standing Wave Ratio                   |
|         |                                               |



| Vmax                | Maximum Voltage Value                   |
|---------------------|-----------------------------------------|
| Vnorm               | Normal Voltage Value                    |
| Vmin                | Minimum Voltage Value                   |
| V <sub>IH</sub> max | Maximum Input High Level Voltage Value  |
| V <sub>IH</sub> min | Minimum Input High Level Voltage Value  |
| V <sub>IL</sub> max | Maximum Input Low Level Voltage Value   |
| Vı∟min              | Minimum Input Low Level Voltage Value   |
| V <sub>I</sub> max  | Absolute Maximum Input Voltage Value    |
| V <sub>I</sub> norm | Absolute Normal Input Voltage Value     |
| V <sub>I</sub> min  | Absolute Minimum Input Voltage Value    |
| V <sub>OH</sub> max | Maximum Output High Level Voltage Value |
| V <sub>OH</sub> min | Minimum Output High Level Voltage Value |
| V <sub>OL</sub> max | Maximum Output Low Level Voltage Value  |
| V <sub>OL</sub> min | Minimum Output Low Level Voltage Value  |
|                     |                                         |